# TFA9874D\_E High Efficiency Class-D Audio Amplifier Rev. 1 — 14 August 2018

Product data sheet

# 1 General description

The TFA9874D/E is a high efficiency 10.0 V boosted class-D audio amplifier. It can deliver up to 10.0 W peak output power into an 8  $\Omega$  speaker and up to 11.8 W peak output power into a 6  $\Omega$  speaker, at a supply voltage of 4.0 V. The internal adaptive DC-to-DC converter raises the supply voltage up to 10.0 V, providing ample headroom for major improvements in sound quality.

Internal adaptive DC-to-DC conversion boosts the supply rail to provide additional headroom and power output. The supply voltage is only raised when necessary. This maximizes the output power of the class-D audio amplifier while limiting quiescent power consumption.

The device can be configured to drive either a hands-free speaker (4  $\Omega$  to 8  $\Omega$ ) for audio playback, or a receiver speaker (32  $\Omega$ ), for handset playback, allowing it to be embedded in platforms supporting both a hands-free speaker and a handset speaker. The maximum output power and the noise levels are lower in handset call use case than in hands-free call use case.

The TFA9874D/E also incorporates battery protection. By limiting the supply current when the battery voltage is low, it prevents the audio system from drawing excessive load currents from the battery, which could cause a system under voltage. This circuitry minimizes the impact of a falling battery voltage by preventing unexpected device switch off due to excessive current drawn from the battery.

The device features low RF susceptibility because it has a digital input interface that is insensitive to clock jitter. The second order closed loop architecture used in a class-D audio amplifier provides excellent audio performance and high supply voltage ripple rejection. The audio input interface is TDM and the control settings are communicated via an I<sup>2</sup>C-bus interface.

The TFA9874D/E is available in a 36-bump WLCSP (Wafer Level Chip-Size Package) with a 400  $\mu$ m pitch.

#### 2 Features and benefits

- High output power: 5.6 W (average) into 8  $\Omega$  at 4.0 V supply voltage (THD = 1 %)
- Supports handset (16  $\Omega$  or 32  $\Omega$ ) and hands-free (4  $\Omega$  to 8  $\Omega$ ) speaker configurations
- · High efficiency, low power dissipation and low-noise speaker driver
- Adaptive DC-to-DC converter increases the supply voltage smoothly when switching between Fixed Boost and Adaptive Boost modes, preventing large battery supply spikes and limiting quiescent power consumption
- Wide supply voltage range (fully operational from 2.7 V to 5.5 V)
- Very low noise output voltage <15  $\mu$ V (with -60 dBFS input at  $f_s$  = 48 kHz)
- Low battery current consumption <125 mA (P<sub>o</sub> = 380 mW, average music power)
- I<sup>2</sup>C-bus control interface (400 kHz)



- Speaker current and voltage monitoring (via the TDM-bus) for Acoustic Echo Cancellation (AEC) at the host
- 16 kHz/32 kHz/44.1 kHz/48 kHz sample frequencies supported
- Ultrasonic support via TDM running at 96 kHz
- Programmable interrupt control via a dedicated interrupt pin
- · Low RF susceptibility
- Thermal foldback and overtemperature protection
- 15 kV system-level ESD protection without external components on amplifier output

# 3 Applications

- · Mobile phones and Tablets
- Portable Navigation Devices (PND)
- Notebooks/Netbooks
- · Internet of Things applications embedding high quality audio

# 4 Quick reference data

Table 1. Quick reference data

| Symbol           | Parameter              | Conditions                                                                                                                                                                                               | Min  | Тур | Max  | Unit |
|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| $V_{BAT}$        | battery supply voltage | on pin VBAT $V_{BAT}$ must not be lower than $V_{DDD}$ in application                                                                                                                                    | 2.7  | -   | 5.5  | V    |
| $V_{DDD}$        | digital supply voltage | on pin VDDD                                                                                                                                                                                              | 1.65 | 1.8 | 1.95 | ٧    |
| $V_{DDP}$        | power supply voltage   | on pin VDDP                                                                                                                                                                                              | 2.7  | -   | 10.0 | ٧    |
| $R_L$            | load resistance        |                                                                                                                                                                                                          | 3.2  | -   | 38   | Ω    |
| I <sub>BAT</sub> | battery supply current | Active state on pin VBAT; Operating mode with load $R_L = 6~\Omega$ ; DC-to-DC in Adaptive Boost mode, $P_o = 380~\text{mW}$ , (average music power), $V_{BAT} = 4.0~\text{V}$ , $V_{BST} = 10~\text{V}$ | -    | 120 | -    | mA   |
|                  |                        | Idle state on pin VBAT; Operating mode with load $R_L$ = 6 $\Omega$ ; DC-to-DC in Adaptive Boost mode, $P_o$ = 0 mW, $V_{BAT}$ = 4.0 V, $V_{BST}$ = 10 V                                                 | t    | -   | mA   |      |
|                  |                        | Power-down state                                                                                                                                                                                         | -    | 1   | -    | μΑ   |
| I <sub>DDD</sub> | digital supply current | Active state on pin VDDD; Operating mode with load $R_L = 6~\Omega$ ; DC-to-DC in Adaptive Boost mode, $P_o = 380~\text{mW}$ , (average music power), $V_{BAT} = 4.0~\text{V}$ , $V_{BST} = 10~\text{V}$ | -    | 5.2 | -    | mA   |
|                  |                        | Idle state on pin VDDD; Operating mode with load $R_L$ = 6 $\Omega$ ; DC-to-DC in Adaptive Boost mode, $P_o$ = 0 mW, $V_{BAT}$ = 4.0 V, $V_{BST}$ = 10 V                                                 | -    | 3.6 | -    | mA   |
|                  |                        | Power-down state                                                                                                                                                                                         | 1.6  | 3   | 19   | μΑ   |

TFA987D\_E\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol             | Parameter            | Conditions                                                                                                                                              | Min | Тур | Max | Unit |
|--------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>o(AV)</sub> | average output power | THD+N = 1 %; (R <sub>L</sub> = 8 $\Omega$ ; L <sub>L</sub> = 44 $\mu$ H); V <sub>BST</sub> 10.0 V; V <sub>BAT</sub> = 4.0 V; V <sub>DDD</sub> = 1.8 V   | 5.3 | 5.6 | -   | W    |
|                    |                      | THD+N = 1 %; (R <sub>L</sub> = 6 $\Omega$ ; L <sub>L</sub> = 32 $\mu$ H); V <sub>BST</sub> = 10.0 V; V <sub>BAT</sub> = 4.0 V; V <sub>DDD</sub> = 1.8 V | 5.8 | 6.1 | -   | W    |
|                    |                      | THD+N = 1 %; (R <sub>L</sub> = 4 $\Omega$ ; L <sub>L</sub> = 30 $\mu$ H); V <sub>BST</sub> = 9.0 V; V <sub>BAT</sub> = 4.0 V; V <sub>DDD</sub> = 1.8 V  | 6   | 6.2 | -   | W    |

# 5 Ordering information

#### Table 2. Ordering information

| Type number   | Package |                                                                                                          |           |  |  |  |  |
|---------------|---------|----------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|               | Name    | Description                                                                                              | Version   |  |  |  |  |
| TFA9874DUK/N1 | WLCSP36 | wafer level chip-scale package; 36 bumps; 0.4 mm pitch, 2.62 mm × 2.51 mm × 0.5 mm; no back side coating | SOT1780-6 |  |  |  |  |
| TFA9874EUK/N1 | WLCSP36 | wafer level chip-scale package; 36 bumps; 0.4 mm pitch, 2.62 mm × 2.51 mm × 0.525 mm; back side coating  | SOT1780-7 |  |  |  |  |

# 6 Block diagram



# 7 Pinning information

# 7.1 Pinning



|   | 1     | 2     | 3    | 4         | 5         | 6             |  |      |
|---|-------|-------|------|-----------|-----------|---------------|--|------|
| А | BCK   | FS    | VDDD | SCL       | SCL SDA 1 |               |  |      |
| В | DATAO | DATAI | ADS2 | ADS1 INT  |           | ADS2 ADS1 INT |  | VBAT |
| С | RST   | GNDD  | VSN  | TEST2     | TEST1     | VSP           |  |      |
| D | GNDB  | GNDB  | GNDB | GNDD      | GNDP      | GNDD          |  |      |
| E | INB   | INB   | INB  | OUTP GNDP |           | OUTN          |  |      |
| F | VBST  | VBST  | VBST | VDDP      | VDDP      | VDDP          |  |      |

aaa-030120

Transparent top view

Figure 3. Bump mapping

Table 3. Pinning

| Symbol | Pin | Туре | Description                                      |
|--------|-----|------|--------------------------------------------------|
| ВСК    | A1  | I    | digital audio bit clock input for TDM interface  |
| FS     | A2  | I    | digital audio frame sync input for TDM interface |
| VDDD   | А3  | I    | digital supply voltage                           |
| SCL    | A4  | I    | digital I <sup>2</sup> C-bus clock input         |
| SDA    | A5  | I/O  | digital I <sup>2</sup> C-bus data input/output   |
| TRSTN  | A6  | I    | test signal input TRSTN, connect to PCB ground   |
| DATAO  | B1  | I/O  | digital audio data output for TDM interface      |
| DATAI  | B2  | I    | digital audio data input for TDM interface       |

TFA987D\_E\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol | Pin | Туре | Description                                                                                                        |
|--------|-----|------|--------------------------------------------------------------------------------------------------------------------|
| ADS2   | В3  | ı    | digital address select input 2                                                                                     |
| ADS1   | B4  | I    | digital address select input 1                                                                                     |
| INT    | B5  | 0    | digital interrupt output                                                                                           |
| VBAT   | B6  | Р    | battery supply voltage                                                                                             |
| RST    | C1  | I    | reset input                                                                                                        |
| GNDD   | C2  | Р    | digital ground                                                                                                     |
| VSN    | СЗ  | I/O  | voltage sense negative input                                                                                       |
| TEST2  | C4  | I/O  | test signal input 2; for test purposes only; connect to PCB ground, or connect via a capacitor to PCB ground       |
| TEST1  | C5  | I/O  | test signal input 1; for test purposes only; connect to PCB ground, or connect via a capacitor to PCB ground input |
| VSP    | C6  | I/O  | voltage sense positive                                                                                             |
| GNDB   | D1  | Р    | boosted ground                                                                                                     |
| GNDB   | D2  | Р    | boosted ground                                                                                                     |
| GNDB   | D3  | Р    | boosted ground                                                                                                     |
| GNDD   | D4  | Р    | digital ground                                                                                                     |
| GNDP   | D5  | Р    | power ground                                                                                                       |
| GNDD   | D6  | Р    | digital ground                                                                                                     |
| INB    | E1  | Р    | DC-to-DC boost converter input                                                                                     |
| INB    | E2  | Р    | DC-to-DC boost converter input                                                                                     |
| INB    | E3  | Р    | DC-to-DC boost converter input                                                                                     |
| OUTP   | E4  | 0    | non-inverting output                                                                                               |
| GNDP   | E5  | Р    | power ground                                                                                                       |
| OUTN   | E6  | 0    | inverting output                                                                                                   |
| VBST   | F1  | 0    | boosted supply voltage output                                                                                      |
| VBST   | F2  | 0    | boosted supply voltage output                                                                                      |
| VBST   | F3  | 0    | boosted supply voltage output                                                                                      |
| VDDP   | F4  | Р    | power supply voltage                                                                                               |
| VDDP   | F5  | Р    | power supply voltage                                                                                               |
| VDDP   | F6  | Р    | power supply voltage                                                                                               |

# 8 Functional description

The TFA9874D/E is a highly efficient Bridge Tied Load (BTL) class-D audio amplifier as depicted in block diagram; see Figure 1.

TFA9874D/E contains a TDM input/output interface for communicating with the audio host. It also offers the possibility of providing an ultrasonic path to the speaker.

At low battery voltage levels, the gain (from TDM interface to speaker output) is automatically reduced to limit battery current (when battery safeguard is enabled).

The digital audio stream is converted into two Pulse Width Modulated (PWM) signals which are then injected into the class-D audio amplifier. The 3-level PWM scheme supports filterless speaker drive.

An adaptive DC-to-DC converter boosts the output voltage to the level that is required by the ClassD amplifier.

# 9 Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                              | Min  | Тур | Max     | Unit |
|------------------|---------------------------------|-----------------------------------------|------|-----|---------|------|
| $V_{BAT}$        | battery supply voltage          | on pin VBAT                             | -0.3 | -   | +6      | V    |
| V <sub>BST</sub> | booster output voltage          | on pin VBST                             | -0.3 | -   | +12 [1] | V    |
| V <sub>INB</sub> | booster input voltage           | on pin INB                              | -0.3 | -   | +12 [1] | V    |
| $V_{DDP}$        | power supply voltage            | on pin VDDP                             | -0.3 | -   | +12 [1] | V    |
| Vo               | output voltage                  | on speaker connections; pins OUTP, OUTN | -0.3 | -   | +12 [1] | V    |
| $V_{DDD}$        | digital supply voltage          | on pin VDDD                             | -0.3 | -   | +2.5    | V    |
| V <sub>low</sub> | low voltage                     | on pins TEST1/TEST2                     | -0.3 | -   | +2.5    | V    |
| Tj               | junction temperature            |                                         | -    | -   | +125    | °C   |
| T <sub>stg</sub> | storage temperature             |                                         | -55  | -   | +150    | °C   |
| T <sub>amb</sub> | ambient temperature             |                                         | -40  | -   | +85     | °C   |
| $V_{ESD}$        | electrostatic discharge voltage | according to Human Body Model (HBM)     | -2   | -   | +2      | kV   |
|                  |                                 | according to Charge Device Model (CDM)  | -500 | -   | +500    | V    |

<sup>[1]</sup> Using NXP demo board, with a 1 mm wire/PCB track length on INB pin, AC pulses between -6 V and +15 V can be observed without damaging the device, as these spikes do not end up inside the actual device.

## 10 Thermal characteristics

Table 5. Thermal characteristics

| Tubio o. Ti          | iormai onaraotoriotico                      |                           |     |     |      |
|----------------------|---------------------------------------------|---------------------------|-----|-----|------|
| Symbol               | Parameter                                   | Conditions                | Тур | Max | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | 4-layer application board | 49  | -   | K/W  |

TFA987D\_E\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

# 11 Characteristics

## 11.1 DC characteristics

## Table 6. DC characteristics

All parameters are guaranteed for  $V_{BAT}$  = 3.6 V;  $V_{DDD}$  = 1.8 V;  $V_{DDP}$  =  $V_{BST}$  = 10.0 V, adaptive boost mode;  $L_{BST}$  = 1  $\mu H^{[1]}$ ;  $R_L$  = 8  $\Omega^{[1]}$ ;  $L_L$  = 44  $\mu H^{[1]}$ ;  $f_i$  = 1 kHz;  $f_S$  = 48 kHz;  $T_{amb}$  = 25 °C; default settings, unless otherwise specified.

| Symbol            | Parameter                           | Conditions                                                                                                                                                           |     | Min                    | Тур | Max          | Unit |
|-------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|-----|--------------|------|
| $V_{BAT}$         | battery supply voltage              | on pin VBAT $V_{BAT}$ must not be lower than $V_{DDD}$                                                                                                               |     | 2.7                    | -   | 5.5          | V    |
| I <sub>BAT</sub>  | battery supply current              | Active state: On pin VBAT;<br>Operating mode with load RL = $6~\Omega$ ; DC-to-DC in Adaptive Boost mode; $P_o$ = 380 mW, (average music power), $V_{BAT}$ = 4.0 V   |     | -                      | 120 | -            | mA   |
|                   |                                     | Idle state: On pin VBAT;<br>Operating mode with load RL = $6~\Omega$ and no output signal (idle);<br>DC-to-DC converter in Adaptive<br>Boost mode; $V_{BAT} = 4.0~V$ |     | -                      | 2.5 | -            | mA   |
|                   |                                     | Power-down state: On pin VBAT; DC-to-DC in Power-down mode; $T_j = 25$ °C; no clock                                                                                  |     | -                      | 1   | -            | μA   |
| $V_{DDP}$         | power supply voltage                | on pin VDDP                                                                                                                                                          |     | 2.7                    | -   | 10.0         | V    |
| $V_{DDD}$         | digital supply voltage              | on pin VDDD                                                                                                                                                          |     | 1.65                   | 1.8 | 1.95         | V    |
| I <sub>DDD</sub>  | digital supply current              | Active state                                                                                                                                                         |     | -                      | 5.2 | -            | mA   |
|                   |                                     | Idle state                                                                                                                                                           |     | -                      | 3.6 | -            | mA   |
|                   |                                     | Power-down state                                                                                                                                                     |     | 1.6                    | 3   | 19           | μΑ   |
| Pins FS, E        | BCK, DATAI, ADS1, ADS2, SCL, SE     | OA, RST, TRSTN                                                                                                                                                       |     |                        |     |              |      |
| $V_{IH}$          | HIGH-level input voltage            |                                                                                                                                                                      |     | $0.7V_{DDD}$           | -   | $V_{DDD}$    | V    |
| $V_{IL}$          | LOW-level input voltage             |                                                                                                                                                                      |     | -                      | -   | $0.3V_{DDD}$ | V    |
| C <sub>in</sub>   | input capacitance                   |                                                                                                                                                                      | [2] | -                      | -   | 3            | pF   |
| I <sub>LI</sub>   | input leakage current               | 1.8 V on input pin                                                                                                                                                   |     | -                      | -   | 0.1          | μΑ   |
| Pins DAT          | AO, INT, push-pull output stages    |                                                                                                                                                                      |     |                        |     |              |      |
| $V_{OH}$          | HIGH-level output voltage           |                                                                                                                                                                      |     | V <sub>DDD</sub> - 0.4 | -   | -            | V    |
| V <sub>OL</sub>   | LOW-level output voltage            |                                                                                                                                                                      |     | -                      | -   | 400          | mV   |
| Pins SDA          | , open-drain outputs, external 10 k | Ω resistor to V <sub>DDD</sub>                                                                                                                                       |     |                        |     |              |      |
| V <sub>OH</sub>   | HIGH-level output voltage           |                                                                                                                                                                      |     | V <sub>DDD</sub> - 0.4 | -   | -            | V    |
| V <sub>OL</sub>   | LOW-level output voltage            | I <sub>OL</sub> = 4 mA                                                                                                                                               |     | -                      | -   | 400          | mV   |
| Pins OUT          | P, OUTN                             |                                                                                                                                                                      |     |                        |     |              |      |
| R <sub>DSon</sub> | drain-source on-state resistance    | PMOS+NMOS transistors                                                                                                                                                |     | -                      | 430 | 520          | mΩ   |

| Symbol                    | Parameter                                 | Conditions                              |     | Min | Тур | Max  | Unit |
|---------------------------|-------------------------------------------|-----------------------------------------|-----|-----|-----|------|------|
| Protection                |                                           |                                         |     |     |     |      |      |
| T <sub>act(th_prot)</sub> | thermal protection activation temperature |                                         |     | 130 | -   | -    | °C   |
| $V_{\text{ovp(VBAT)}}$    | overvoltage protection on pin VBAT        |                                         |     | 5.6 | -   | 6.0  | V    |
| $V_{uvp(VBAT)}$           | undervoltage protection on pin VBAT       |                                         |     | 2.3 | -   | 2.7  | V    |
| I <sub>O(ocp)</sub>       | overcurrent protection output current     |                                         |     | 2.5 | -   | -    | Α    |
| DC-to-DC                  | converter                                 |                                         |     |     | 1   |      |      |
| V <sub>BST</sub>          | voltage on pin VBST                       | DCVOS = 111111; Boost mode (after trim) | [3] | 9.8 | 10  | 10.2 | V    |

- $L_{BST}$  = boost converter inductance;  $R_L$  = load resistance;  $L_L$  = load inductance (speaker).
- This parameter is not tested during production; the value is guaranteed by design and checked during product validation. Boost switching frequency = 2 MHz in PWM mode.

## 11.2 AC characteristics

#### Table 7. AC characteristics

All parameters are guaranteed for  $V_{BAT}$  = 3.6 V;  $V_{DDD}$  = 1.8 V;  $V_{DDP}$  =  $V_{BST}$  = 10.0 V, adaptive boost mode;  $L_{BST}$  = 1  $H^{[1]}$ ;  $R_L$  = 8  $\Omega^{[1]}$ ;  $L_L$  = 44  $\mu H^{[1]}$ ;  $f_i$  = 1 kHz;  $f_s$  = 48 kHz;  $T_{amb}$  = 25 °C; default settings, unless otherwise specified.

| Symbol                  | Parameter                  | Conditions                                                                                                  | Min | Тур | Max | Unit |
|-------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Amplifier ou            | itput power                |                                                                                                             |     |     |     | _    |
| P <sub>o(AV)</sub>      | average output power       | Hands-free speaker,<br>THD+N = 1 %; V <sub>DDD</sub> = 1.8 V                                                |     |     |     |      |
|                         |                            | $R_L$ = 8 $\Omega$ ; $L_L$ = 44 $\mu$ H; $f_s$ = 48 kHz, $V_{BST}$ = 10.0 V, $V_{BAT}$ = 4.0 V              | 5.3 | 5.6 | -   | W    |
|                         |                            | $R_L$ = 6 $\Omega$ ; $L_L$ = 32 $\mu$ H; $f_s$ = 48 kHz, $V_{BST}$ = 10.0 V, $V_{BAT}$ = 4.0 V              | 5.8 | 6.1 | -   | W    |
|                         |                            | $R_L = 4 \Omega$ ; $L_L = 30 \mu H$ ; $f_S = 48$ kHz, $V_{BST} = 9.0 \text{ V}$ , $V_{BAT} = 4.0 \text{ V}$ | 6   | 6.2 | -   | W    |
|                         |                            | Receiver speaker.<br>THD+N = 1 %; V <sub>BST</sub> = 10.0 V                                                 |     |     |     |      |
|                         |                            | $R_L = 32 \Omega$ ; Voice mode                                                                              | -   | 0.2 | -   | W    |
|                         |                            | $R_L$ = 32 Ω; Audio mode                                                                                    | -   | 1.5 | -   | W    |
| Amplifier ou            | itput pins (OUTP and OUTN) |                                                                                                             |     |     | 1   |      |
| V <sub>O</sub> (offset) | output offset voltage      | absolute value, after trimming; $V_{DDP}$ = 3.4 V to 10.0 V, $V_{BAT}$ = 3.4 V to 5 V                       |     |     | 1.0 | mV   |

| Symbol            | Parameter                            | Conditions                                                                                                                                                                                               |     | Min  | Тур | Max  | Unit |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|------|
| Amplifier p       | erformances                          |                                                                                                                                                                                                          |     |      |     |      |      |
| η <sub>po</sub>   | output power efficiency              | On pin VBAT; Operating mode with load $R_L$ = 6 $\Omega$ ; DC-to-DC in Adaptive Boost mode, $P_o$ = 380 mW, (average music power), $V_{BAT}$ = 4.0 V                                                     | [2] |      | 82  | -    | %    |
|                   |                                      | On pin VBAT; input: 100 Hz sine wave, $R_L = 8 \Omega$ ; DC-to-DC in Tracking Boost mode, $V_{BAT} = 4.0 \text{ V}$ , $P_0 = 600 \text{ mW}$                                                             | [2] | -    | 91  | -    | %    |
|                   |                                      | On pin $V_{BAT}$ ; Input: 100 Hz sine wave, $R_L$ = 8 $\Omega$ ; DC-to-DC in Tracking Boost mode, $V_{BAT}$ = 4.0 V, $P_o$ = 4 W                                                                         | [2] | -    | 84  | -    | %    |
| THD+N             | total harmonic distortion-plus-noise | $V_{DDP} > 9 \text{ V, P}_{0} = 2.0 \text{ W, RL} = 8 \Omega$                                                                                                                                            | [3] | -    | -   | 0.05 | %    |
|                   |                                      | $V_{DDP} > 9 \text{ V}, P_0 = 2.0 \text{ W}, RL = 4 \Omega$                                                                                                                                              | [3] | -    | -   | 0.09 | %    |
| V <sub>n(o)</sub> | output noise voltage                 | A-weighted; no input signal; Low<br>Noise mode; f <sub>s</sub> = 48 kHz                                                                                                                                  | [2] | -    | 14  | 18   | μV   |
|                   |                                      | A-weighted; no input signal; Low<br>Noise mode; f <sub>s</sub> = 16 kHz, 32 kHz                                                                                                                          | [2] | -    | -   | 50   | μV   |
|                   |                                      | A-weighted; no input signal; Low<br>Noise mode; f <sub>s</sub> = 44.1 kHz                                                                                                                                | [2] | -    | 15  | 18   |      |
| DR                | dynamic range                        | A-weighted; $V_{BAT}$ = 3.4 V to 5 V; S/N = maximum signal (at THD = 1%); output noise voltage ( $V_{n(o)}$ ); NO signal applied                                                                         | [2] | 110  | 114 | -    | dB   |
| S/N               | signal-to-noise ratio                | A-weighted, $V_{BAT}$ = 3.4 V to 5 V, maximum signal at THD = 1 %                                                                                                                                        | [2] | 100  | -   | -    | dB   |
| PSRR              | power supply rejection ratio         | from $V_{BAT}$ ;<br>booster in follower mode ( $V_{DDP}$ = $V_{BAT}$ ) $f_{ripple}$ = 217 Hz square wave,<br>$V_{ripple}$ = 50 m $V_{(p-p)}$ , $V_{BAT}$ = 4.0 V                                         |     | 60   | 80  | -    | dB   |
|                   |                                      | from $V_{BAT}$ ;<br>booster in follower mode ( $V_{DDP}$ = $V_{BAT}$ ) $f_{ripple}$ = 20 Hz to 1 kHz sine wave, $V_{ripple}$ = 200 mV (RMS), $V_{BAT}$ = 3.4 V to 5.0 V<br>Low Power AND Low Noise modes |     | 60   | 80  | -    | dB   |
|                   |                                      | from $V_{BAT}$ ;<br>booster in follower mode ( $V_{DDP}$ = $V_{BAT}$ ) $f_{ripple}$ = 1 kHz to 20 kHz sine wave, $V_{ripple}$ = 200 mV (RMS), $V_{BAT}$ = 3.4 V to 5.0 V                                 |     | 55   | 60  | -    | dB   |
| ∆G/∆f             | gain variation with frequency        | BW = 20 Hz to 15 kHz, V <sub>BAT</sub> = 3.4 V to 5 V                                                                                                                                                    |     | -0.1 | -   | +0.7 | dB   |
| V <sub>POP</sub>  | pop noise voltage                    | At mode transition and gain change.                                                                                                                                                                      |     | -    | -   | 2    | mV   |

| Symbol                                  | Parameter                                             | Conditions                                                             |     | Min  | Тур | Max  | Uni |
|-----------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------|-----|------|-----|------|-----|
| $R_L$                                   | load resistance                                       |                                                                        |     | 3.2  | 8   | 38   | Ω   |
| C <sub>L</sub>                          | load capacitance                                      |                                                                        |     | -    | -   | 200  | pF  |
| f <sub>sw</sub>                         | switching frequency                                   | directly coupled to the TDM input frequency                            |     | 256  | -   | 384  | kHz |
| G <sub>(TDM-VO)</sub>                   | TDM to V <sub>O</sub> gain                            | INPLEV = 0 dB                                                          |     | 6    | -   | 21   | dB  |
| Amplifier pov                           | wer-up, power-down and propagation                    | on delays                                                              |     |      |     |      |     |
| t <sub>d(on)PLL</sub>                   | PLL turn-on delay time                                | PLL locked on BCK, f <sub>s</sub> = 48 kHz                             |     | -    | 2   | -    | ms  |
| t <sub>d(on)amp</sub>                   | amplifier turn-on delay time                          | f <sub>s</sub> = 48 kHz                                                |     | -    | 1   | -    | ms  |
| t <sub>d(off)</sub>                     | turn-off delay time                                   |                                                                        |     | -    | 32  | -    | μs  |
| t <sub>d(alarm)</sub>                   | alarm delay time                                      |                                                                        |     | -    | 200 | -    | ms  |
| t <sub>PD</sub>                         | propagation delay                                     | Delta Propagation delay between L & R in stereo application = 1.625 FS |     |      |     |      |     |
|                                         |                                                       | f <sub>s</sub> = 16 kHz                                                |     | -    | -   | 850  | μs  |
|                                         |                                                       | f <sub>s</sub> = 16 kHz HP                                             |     | -    | -   | 850  | μs  |
|                                         |                                                       | f <sub>s</sub> = 32 kHz                                                |     | -    | -   | 750  | μs  |
|                                         |                                                       | f <sub>s</sub> = 44.1 kHz                                              |     | -    | -   | 650  | μs  |
|                                         |                                                       | f <sub>s</sub> = 48 kHz                                                |     | -    | -   | 700  | μs  |
|                                         |                                                       | f <sub>s</sub> = 96 kHz                                                |     | -    | -   | 600  | μs  |
| Booster Indu                            | ictance                                               |                                                                        |     |      |     |      |     |
| L <sub>bst</sub>                        | boost inductance                                      |                                                                        |     | 0.33 | 1.0 | 2.2  | μΗ  |
| Voltage and                             | Current-sensing performance                           |                                                                        |     |      | 1   |      |     |
| S/N                                     | signal-to-noise ratio                                 | I <sub>O</sub> = 1.1 A (peak); A-weighted                              |     | 62   | 65  | -    | dB  |
| ΔV <sub>sense</sub> /I <sub>sense</sub> | V <sub>sense</sub> /I <sub>sense</sub> ratio mismatch | Pilot tone -40 dBFS                                                    | [4] | -    | 2   | -    | %   |
| THD+N                                   | total harmonic distortion-plus-noise                  | $f_i$ = 20 Hz to 20 kHz, $V_i$ = -12 dBFS                              |     | -    | -   | 0.75 | %   |
|                                         |                                                       |                                                                        |     |      |     |      |     |

 $L_{BST}$  = boost converter inductance;  $R_L$  = load resistance;  $L_L$  = load inductance (speaker). This parameter is not tested during production; the value is guaranteed by design and checked during product validation.  $L_{BST}$  = boost converter inductor;  $R_L$  = load resistance;  $L_L$  = load inductance (speaker). Intended for Speaker protection. In combination with NXP Speaker protection a speaker temperature accuracy of ±10 °C can be realized.

# 11.3 TDM timing characteristics

#### Table 8. TDM bus interface characteristics

All parameters are guaranteed for  $V_{BAT}$  = 3.6 V;  $V_{DDD}$  = 1.8 V;  $V_{DDP}$  =  $V_{BST}$  = 10.0 V, adaptive boost mode;  $L_{BST}$  = 1  $\mu H^{[1]}$ ;  $R_L$  = 8  $\Omega^{[1]}$ ;  $L_L$  = 44  $\mu H^{[1]}$ ;  $f_i$  = 1 kHz;  $f_s$  = 48 kHz;  $T_{amb}$  = 25 °C; default settings, unless otherwise specified.

| Symbol           | Parameter             | Conditions                  |     | Min              | Тур | Max               | Unit |
|------------------|-----------------------|-----------------------------|-----|------------------|-----|-------------------|------|
| f <sub>s</sub>   | sampling frequency    | on pin WS, audio mode       | [2] | 16               | -   | 48                | kHz  |
|                  |                       | on pin WS, ultrasonic mode  |     | -                | -   | 96                | kHz  |
| f <sub>clk</sub> | clock frequency       | on pin BCK, audio mode      | [2] | 32f <sub>s</sub> | -   | 384f <sub>s</sub> | kHz  |
|                  |                       | on pin BCK, ultrasonic mode |     | -                | -   | 96f <sub>s</sub>  | MHz  |
| t <sub>su</sub>  | set-up time           | WS edge to BCK HIGH         | [3] | 10               | -   | -                 | ns   |
|                  |                       | DATA edge to BCK HIGH       |     | 10               | -   | -                 | ns   |
| t <sub>h</sub>   | hold time             | BCK HIGH to WS edge         | [3] | 10               | -   | -                 | ns   |
|                  |                       | BCK HIGH to DATA edge       |     | 10               | -   | -                 | ns   |
| t <sub>J</sub>   | external clock jitter | PLL locked on BCK           | [4] | -                | 1   | 2                 | ns   |
|                  |                       | PLL locked on FS            | [5] | -                | -   | 20                | ns   |

- $L_{\rm BST}$  = boost converter inductance;  $R_{\rm L}$  = load resistance;  $L_{\rm L}$  = load inductance. The TDM bit clock input (BCK) is used as a clock input for the amplifier and the DC-to-DC converter. Note that both the BCK and WS signals need to be present for the clock to operate correctly.

  This parameter is not tested during production; the value is guaranteed by design and checked during product validation.

  This parameter is not tested during production; the value is guaranteed by design and checked during product validation.
- [3] [4] [5] When the PLL is locked on BCK, amplifier output noise can deteriorate when clock jitter >1 ns; performance is guaranteed up to jitter = 2 ns.
- The system is less sensitive to jitter when the PLL is locked on FS.



# 11.4 I<sup>2</sup>C timing characteristics

## Table 9. I<sup>2</sup>C-bus interface characteristics

All parameters are guaranteed for  $V_{BAT}$  = 3.6 V;  $V_{DDD}$  = 1.8 V;  $V_{DDP}$  =  $V_{BST}$  = 10.0 V, adaptive boost mode;  $L_{BST}$  = 1  $\mu H^{[1]}$ ;  $R_L$  = 8  $\Omega^{[1]}$ ;  $L_L$  = 44  $\mu H^{[1]}$ ;  $f_i$  = 1 kHz;  $f_s$  = 48 kHz;  $T_{amb}$  = 25 °C; default settings, unless otherwise specified.

| Symbol              | Parameter                                                               | Conditions          |     | Min                     | Тур | Max | Unit |
|---------------------|-------------------------------------------------------------------------|---------------------|-----|-------------------------|-----|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency                                                     |                     |     | -                       | -   | 400 | kHz  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                             |                     |     | 1.3                     | -   | -   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                            |                     |     | 0.6                     | -   | -   | μs   |
| t <sub>r</sub>      | rise time                                                               | SDA and SCL signals | [2] | 20 + 0.1 C <sub>b</sub> | -   | -   | ns   |
| t <sub>f</sub>      | fall time                                                               | SDA and SCL signals | [2] | 20 + 0.1 C <sub>b</sub> | -   | -   | ns   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                                    |                     | [3] | 0.6                     | -   | -   | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                              |                     |     | 0.6                     | -   | -   | μs   |
| t <sub>su;sto</sub> | set-up time for STOP condition                                          |                     |     | 0.6                     | -   | -   | μs   |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                        |                     |     | 1.3                     | -   | -   | μs   |
| t <sub>SU;DAT</sub> | data set-up time                                                        |                     |     | 100                     | -   | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                                                          |                     |     | 0                       | -   | -   | μs   |
| t <sub>SP</sub>     | pulse width of spikes that<br>must be suppressed by the<br>input filter |                     | [4] | 0                       | -   | 50  | ns   |
| C <sub>b</sub>      | capacitive load for each bus line                                       |                     |     | -                       | -   | 400 | pF   |

- $L_{BST}$  = boost converter inductance;  $R_L$  = load resistance;  $L_L$  = load inductance (speaker).  $C_b$  is the total capacitance of one bus line in pF. The maximum capacitive load for each bus line is 400 pF. After this period, the first clock pulse is generated. To be suppressed by the input filter.
- [1] [2] [3] [4]



# 12 Application information

# 12.1 Application diagrams





# 13 Package outline





# 14 Soldering of WLCSP packages

## 14.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note AN10439 "Wafer Level Chip Scale Package" and in application note AN10365 "Surface mount reflow soldering description".

Wave soldering is not suitable for this package.

All NXP Semiconductors WLCSP packages are lead-free.

## 14.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

## 14.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 10</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <a href="Table 10">Table 10</a>.

Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |              |         |  |  |  |
|------------------------|---------------------------------|--------------|---------|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |              |         |  |  |  |
|                        | < 350                           | 350 to 2 000 | > 2 000 |  |  |  |
| < 1.6                  | 260                             | 260          | 260     |  |  |  |
| 1.6 to 2.5             | 260                             | 250          | 245     |  |  |  |
| > 2.5                  | 250                             | 245          | 245     |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 10</u>.

TFA987D\_E\_SDS



For further information on temperature profiles, refer to application note *AN10365* "Surface mount reflow soldering description".

#### 14.3.1 Stand off

The stand off between the substrate and the chip is determined by:

- · The amount of printed solder on the substrate
- · The size of the solder land on the substrate
- · The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

#### 14.3.2 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

#### 14.3.3 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.

Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The

surface of the substrate should be carefully cleaned and all solder and flux residues and/ or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

## 14.3.4 Cleaning

Cleaning can be done after reflow soldering.

# 15 Revision history

## Table 11. Revision history

| Document ID    | Release date | Data sheet status  | Change notice | Supersedes |
|----------------|--------------|--------------------|---------------|------------|
| TFA9874D/E v.1 | 20180814     | Product data sheet | -             | -          |

# 16 Legal information

#### 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

TFA987D\_E\_SDS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP

Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — While NXP Semiconductors has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP Semiconductors accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **Contents**

| 1      | General description                      | 1  |
|--------|------------------------------------------|----|
| 2      | Features and benefits                    | 1  |
| 3      | Applications                             | 2  |
| 4      | Quick reference data                     | 2  |
| 5      | Ordering information                     | 3  |
| 6      | Block diagram                            | 4  |
| 7      | Pinning information                      | 5  |
| 7.1    | Pinning                                  | 5  |
| 8      | Functional description                   | 7  |
| 9      | Limiting values                          | 7  |
| 10     | Thermal characteristics                  | 7  |
| 11     | Characteristics                          | 8  |
| 11.1   | DC characteristics                       | 8  |
| 11.2   | AC characteristics                       | 9  |
| 11.3   | TDM timing characteristics               | 12 |
| 11.4   | I2C timing characteristics               | 13 |
| 12     | Application information                  | 14 |
| 12.1   | Application diagrams                     | 14 |
| 13     | Package outline                          | 16 |
| 14     | Soldering of WLCSP packages              | 18 |
| 14.1   | Introduction to soldering WLCSP packages | 18 |
| 14.2   | Board mounting                           | 18 |
| 14.3   | Reflow soldering                         | 18 |
| 14.3.1 | Stand off                                | 19 |
| 14.3.2 | Quality of solder joint                  | 19 |
| 14.3.3 | Rework                                   | 19 |
| 14.3.4 | Cleaning                                 | 20 |
| 15     | Revision history                         |    |
| 16     | Legal information                        | 22 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.