# NPN Darlington Silicon Power Transistor

The NPN Darlington silicon power transistor is designed for general-purpose amplifier and low frequency switching applications.



$$h_{FE} = 3000 \text{ (Typ)} @ I_C = 4.0 \text{ Adc}$$

• Collector-Emitter Sustaining Voltage — @ 100 mA

$$V_{CEO(sus)} = 80 \text{ Vdc (Min)}$$

• Low Collector-Emitter Saturation Voltage —

$$V_{CE(sat)} = 2.0 \text{ Vdc (Max)} @ I_C = 4.0 \text{ Adc}$$
  
= 3.0 Vdc (Max) @  $I_C = 8.0 \text{ Adc}$ 

• Monolithic Construction with Built-In Base-Emitter Shunt Resistors



# ON Semiconductor®

http://onsemi.com

DARLINGTON
8 AMPERE SILICON
POWER TRANSISTOR
80 VOLTS, 100 WATTS

## **MAXIMUM RATINGS (1)**

| Rating                                                                | Symbol                            | Max          | Unit          |
|-----------------------------------------------------------------------|-----------------------------------|--------------|---------------|
| Collector-Emitter Voltage                                             | V <sub>CEO</sub>                  | 80           | Vdc           |
| Collector-Base Voltage                                                | V <sub>CB</sub>                   | 80           | Vdc           |
| Emitter-Base Voltage                                                  | V <sub>EB</sub>                   | 5.0          | Vdc           |
| Collector Current — Continuous<br>Peak                                | I <sub>C</sub>                    | 8.0<br>16    | Adc           |
| Base Current                                                          | Ι <sub>Β</sub>                    | 120          | mAdc          |
| Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 100<br>0.571 | Watts<br>W/°C |
| Operating and Storage Junction Temperature Range                      | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200  | °C            |



CASE 1-07 TO-204AA (TO-3)

## THERMAL CHARACTERISTICS

| Characteristic                       | Symbol         | Max  | Unit |
|--------------------------------------|----------------|------|------|
| Thermal Resistance, Junction to Case | $R_{	heta JC}$ | 1.75 | °C/W |

(1) Indicates JEDEC Registered Data



Figure 1. Power Derating

Preferred devices are ON Semiconductor recommended choices for future use and best overall value.

## \*ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                 | Symbol                | Min        | Max        | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------|------|
| OFF CHARACTERISTICS                                                                                                                                            |                       |            | •          | II.  |
| Collector–Emitter Sustaining Voltage (2) $(I_C = 100 \text{ mAdc}, I_B = 0)$                                                                                   | V <sub>CEO(sus)</sub> | 80         | _          | Vdc  |
| Collector Cutoff Current (V <sub>CE</sub> = 40 Vdc, I <sub>B</sub> = 0)                                                                                        | I <sub>CEO</sub>      | _          | 0.5        | mAdc |
| Collector Cutoff Current $(V_{CE} = Rated \ V_{CB}, \ V_{BE(off)} = 1.5 \ Vdc)$ $(V_{CE} = Rated \ V_{CB}, \ V_{BE(off)} = 1.5 \ Vdc, \ T_{C} = 150^{\circ}C)$ | I <sub>CEX</sub>      |            | 0.5<br>5.0 | mAdc |
| Emitter Cutoff Current (V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0)                                                                                         | I <sub>EBO</sub>      | _          | 2.0        | mAdc |
| ON CHARACTERISTICS (2)                                                                                                                                         |                       |            |            | •    |
| DC Current Gain $ (I_C = 4.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc}) $ $ (I_C = 8.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc}) $                                    | h <sub>FE</sub>       | 750<br>100 | 18000      | _    |
| Collector–Emitter Saturation Voltage ( $I_C = 4.0$ Adc, $I_B = 16$ mAdc) ( $I_C = 8.0$ Adc, $I_B = 80$ mAdc)                                                   | V <sub>CE(sat)</sub>  |            | 2.0<br>3.0 | Vdc  |
| Base–Emitter Saturation Voltage (I <sub>C</sub> = 8.0 Adc, I <sub>B</sub> = 80 mAdc)                                                                           | V <sub>BE(sat)</sub>  | _          | 4.0        | Vdc  |
| Base–Emitter On Voltage $(I_C = 4.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc})$                                                                                    | V <sub>BE(on)</sub>   | _          | 2.8        | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                        |                       | •          | •          |      |
| Magnitude of Common Emitter Small–Signal Short Circuit Current Transfer Ratio ( $I_C = 3.0$ Adc, $V_{CE} = 3.0$ Vdc, $f = 1.0$ MHz)                            | h <sub>fe</sub>       | 4.0        | _          | _    |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                                              | C <sub>ob</sub>       | _          | 200        | pF   |
| Small–Signal Current Gain ( $I_C = 3.0 \text{ Adc}$ , $V_{CF} = 3.0 \text{ Vdc}$ , $f = 1.0 \text{ kHz}$ )                                                     | h <sub>fe</sub>       | 300        | _          | _    |

<sup>\*</sup>Indicates JEDEC Registered Data.
(2) Pulse Test: Pulse Width = 300 μs, Duty Cycle = 2,0%



For NPN test circuit reverse diode, polarities and input pulses.

5.0 3.0 2.0 1.0 t, TIME (µs) 0.7 0.5 0.3 V<sub>CC</sub> = 30 V 0.2  $I_{\rm C}/I_{\rm B} = 250$  $I_{B1} = I_{B2}$ t<sub>d</sub> @ V<sub>BE(off)</sub> = 0  $T_J = 25^{\circ}C$ 0.1 0.07 0.05 5.0 7.0 10 0.1 0.2 0.5 0.7 1.0 2.0 3.0 IC, COLLECTOR CURRENT (AMP)

Figure 3. Switching Times

## Figure 2. Switching Times Test Circuit



#### **ACTIVE-REGION SAFE OPERATING AREA**



Figure 5. Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate I<sub>C</sub> - V<sub>CE</sub> limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 200$ °C; T<sub>C</sub> is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided T<sub>J(pk)</sub>  $\leq 200$  °C.  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.





Figure 7. Capacitance





Figure 8. DC Current Gain

Figure 9. Collector Saturation Region



#### PACKAGE DIMENSIONS

## **CASE 1-07** TO-204AA (TO-3) **ISSUE Z**



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- ALL RULES AND NOTES ASSOCIATED WITH REFERENCED TO-204AA OUTLINE SHALL APPLY.

|     | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 1.550 REF |       | 39.37 REF   |       |
| В   | -         | 1.050 |             | 26.67 |
| u   | 0.250     | 0.335 | 6.35        | 8.51  |
| Ď   | 0.038     | 0.043 | 0.97        | 1.09  |
| E   | 0.055     | 0.070 | 1.40        | 1.77  |
| G   | 0.430 BSC |       | 10.92 BSC   |       |
| Н   | 0.215 BSC |       | 5.46 BSC    |       |
| K   | 0.440     | 0.480 | 11.18       | 12.19 |
|     | 0.665 BSC |       | 16.89 BSC   |       |
| N   |           | 0.830 |             | 21.08 |
| Q   | 0.151     | 0.165 | 3.84        | 4.19  |
| 5   | 1.187     | BSC   | 30.15 BSC   |       |
| V   | 0.131     | 0.188 | 3.33        | 4.77  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative