

## **1.0 General Description**

The AMIS-30585 is a half duplex S-FSK modem and is dedicated for the data transmission on low- or medium-voltage power lines.

The device offers complete handling of the protocol layers from the physical up to the MAC. AMIS-30585 complies with the EN 50065 CENELEC, IEC 1334-4-32 and the IEC 1334-5-1 standards.

It operates from a single 3.3V power supply and is interfaced to the power line by an external power driver and transformer. An internal PLL is locked to the mains frequency (50Hz or 60Hz) and is used to synchronize the data transmission at data rates of 300, 600 and 1200 baud for a 50Hz mains frequency, corresponding to 3.6 or 12 data bits per half cycle of the mains frequency (50Hz or 60Hz).

### 2.0 Features

- Complies with IEC 1334-5-1 and IEC 1334-4-32
- Suited for 50Hz or 60Hz mains
- · Complete modem for data communication on power line
- S-FSK modulation
- Programmable carrier in the range of 9kHz to 95kHz
- Half duplex up to 1440 bit/s
- Supports chorus transmission
- Programmable configuration
- Internal ARM microprocessor
- Serial communication interface (SCI) port
- Low power, 3V operation

### **3.0 Applications**

- IEC1334Utility PLC modem
- · Remote meter reading
- Utility load controls



### 4.0 Description

The AMIS-30585 is a single chip modem dedicated to power line carrier (PLC) communication in compliance to the European standard IEC 1334-5-1 and IEC 1334-4-32.

S-FSK is a modulation and demodulation technique that combines some of the advantages of a classical spread spectrum system (e.g. immunity against narrow band interferers) with the advantages of the classical FSK system (low complexity). The transmitter assigns the space frequency  $f_s$  to "data 0" and the mark frequency  $f_m$  to "data 1". The difference between S-FSK and the classical FSK lies in the fact that  $f_s$  and  $f_m$  are now placed far from each other, making their transmission quality independent from each other (the strengths of the small interferences and the signal attenuation are both independent at the two frequencies). The frequency pairs supported by the AMIS-30585 are in the range of 9-95kHz with a typical separation of 10kHz.

The circuit is mostly digital. The conversion of the analog signal is performed at the front-end of the circuit. The processing of the signal and the handling of the protocol is digital. At the back-end side, the interface to the application is done through a serial interface. The digital processing of the signal is partitioned between hardwired blocks and a microprocessor block. The micro-processor is controlled by firmware. Where timing is most critical, the functions are implemented with dedicated hardware. For the functions where the timing is less critical, typically the higher level functions, the circuit makes use of the ARM 7TDMI microprocessor core.

The processor runs DSP algorithms and, at the same time, handles the communication protocol. The communication protocol, in this application, contains the MAC = Medium Access Control Layer. The program running on the microprocessor is stored into an on-board ROM. The working data necessary for the processing is stored in an internal RAM. For the back-end side, the link to the application hardware, a SCI is provided. The SCI is an easy to use serial interface, which allows communication between an external processor used for the application software and the AMIS-30585 modem. The SCI works on two wires: TXD and RXD. Baud rate is programmed by setting 2 bits (BR0, BR1).

Due to the handling of the low protocol layers in the circuit, the AMIS-30585 provides an innovative architectural split. Thanks to this, the user has the benefit of a higher level interface of the link to the PLC medium. Compared to an interface at the physical level, the AMIS-30585 allows faster development of applications. The user just needs to send the raw data to the AMIS-30585 and no longer has to take care of the protocol detail of the transmission over the specific medium. This last part represents usually 50 percent of the software development costs.

### **5.0 Product Ordering Information**

| Marketing Name | Ordering Code (Tubes) | Package       | Temperature Range |
|----------------|-----------------------|---------------|-------------------|
| AMIS30585AGA   | 0C585-002-XTD         | PLCC 28 452 G | -25℃ to +70℃      |

### **6.0 Detailed Blocks Description**

### 6.1 Receiver Path Description

The analog signal coming from the line-interface chip is low pass filtered in order to avoid aliasing during the conversion. Then the level of the signal is automatically adapted by an automatic gain control (AGC) block. This operation maximizes the dynamic range of the incoming signal. The signal is then converted to its digital representation using sigma delta modulation. From then on, the processing of the data is done in a digital way. By using dedicated hardware, a direct quadrature demodulation is performed. The signal demodulated in the base band is then low pass filtered to reduce the nose and reject the image spectrum.

### 6.2 Transmitter Path Description

For the generation of the tones, the direct digital synthesis of the sine wave frequencies is performed under the control of the microprocessor. After a signal conditioning step, a digital to analog conversion is performed. As for the receive path, a sigma delta modulation technique is used. In the analog domain, the signal is low pass filtered, in order to remove the high frequency quantization noise, and passed to the automatic level controller (ACL) block, where the level of the transmitted signal can be adjusted. The determination of the signal level is done through the sense circuitry.

### 6.3 Communication Controller

The communication channel is controlled by an embedded microcontroller. The processor uses the ARM reduced instruction set computer (RISC) architecture optimized for IO handling. For most of the instructions, the machine is able to perform one instruction per clock cycle. The microcontroller contains the necessary hardware to implement interrupt mechanisms, timers and is able to perform byte multiplication over one instruction cycle. The microcontroller is programmed to handle the physical layer (chip synchronization), the MAC. The program is stored in a masked ROM. The RAM contains the necessary space to store the working data. The back-end interface is done through the SPI block. This back-end is used for data transmission with the application hardware (concentrator, power meter, etc.) and for the definition of the modem configuration.

#### 6.4 Clock and Control

According to the IEC standard, the frame data is transmitted at the zero crossing of the mains voltage. In order to recover the information at the zero crossing, a zero crossing detection of the mains is performed. A phase-locked loop (PLL) structure is used in order to allow a more reliable reconstruction of the synchronization. This PLL permits as well a safer implementation of the "repetition with credit" function (also known as chorus transmission). The clock generator makes use of a precise quartz oscillator master. The clock signals are then obtained by the use of a programmed division scheme. The support circuits are also contained in this block. The support circuits include the necessary blocks to supply the references voltages for the AD and DA converters, the biasing currents and power supply sense cells to generate the right power off and startup conditions.

### 7.0 Packaging



#### Table 1: AMIS-30585 Pin Eurotions

| No. | Name     | I/O    | Туре       | Description                                                    |
|-----|----------|--------|------------|----------------------------------------------------------------|
| 1   | VSSA     |        | Р          | Analog ground                                                  |
| 2   | RX_OUT   | Out    | A          | Output of input stage opamp                                    |
| 3   | RX_IN    | In     | A          | Positive input of input stage opamp                            |
| 4   | REF_OUT  | Out    | A          | Reference output for stabilization                             |
| 5   | M50HZ_IN | In     | A          | 50.60Hz input                                                  |
| 6   | 100      | In/Out | D, 5V Safe | Programmable IO pin (open drain)                               |
| 7   | TDO      | Out    | D, 5V Safe | Test data output                                               |
| 8   | TDI      | In     | D, 5V Safe | Test data output (internal pull down)                          |
| 9   | TCK      | In     | D, 5V Safe | Test clock (internal pull down)                                |
| 10  | TMS      | In     | D, 5V Safe | Test mode select (internal pull down)                          |
| 11  | TRSTB    | In     | D, 5V Safe | Test reset bar (internal pull down, active low)                |
| 12  | TX_DATA  | Out    | D, 5V Safe | Data output corresponding to transmitted frequency             |
| 13  | XIN      | In     | A          | Xtal input (can be driven by an internal clock)                |
| 14  | XOUT     | Out    | A          | Xtal output (output floating when XIN driven by external clock |
| 15  | VSS      |        | Р          | Digital ground                                                 |
| 16  | VDD      |        | Р          | 3.3V digital supply                                            |
| 17  | TXD      | Out    | D, 5V Safe | SCI transmit output (open drain)                               |
| 18  | RXD      | In     | D, 5V Safe | SCI receive input (Schmitt trigger output)                     |
| 19  | IO2      | In/Out | D, 5V Safe | Programmable IO pin + interrupt (open drain)                   |
| 20  | BR1      | In     | D, 5V Safe | SCI baud rate selection                                        |
| 21  | BR0      | In     | D, 5V Safe | SCI baud rate selection                                        |
| 22  | IO1      | In/Out | D, 5V Safe | Programmable IO pin (open drain)                               |
| 23  | RESB     | In     | D, 5V Safe | Master reset bar (Schmitt trigger input, active low)           |
| 24  | TEST     | In     | D          | Test enable (internal pull down)                               |
| 25  | TX_ENB   | Out    | D, 5V Safe | TX enable bar (open drain)                                     |
| 26  | TX_OUT   | Out    | A          | Transmitter output                                             |
| 27  | ALC_IN   | In     | A          | Automatic level control input                                  |
| 28  | VDDA     |        | Р          | 3.3V analog supply                                             |

ower p A: Analog pin

D:

Digital pin 5V Safe: IO that support the presence of 5V on bus line Out: Output signal In: Input signal

In/Out: **Bi-directional pin** 

### 7.1 Pin 1: VSSA

VSSA is the analog ground supply pin. It is strongly recommended putting a decoupling capacitance between this pin and the VDDA pin. This capacitance value is: 100nF ±10 percent ceramic. Connection path of the capacitance to the VSSA and VDDA on the PCB should be kept as short as possible in order to minimize the serial resistance.

### 7.2 Pin 2: RX\_OUT

RX OUT is the output analog pin of the receiver low noise input op-amp. This op-amp is in a negative feedback configuration. To know how to use this pin, refer to the explanations given for pin RX IN.

### 7.3 Pin 3: RX IN

RX IN is the positive analog input pin of the receiver low noise input op-amp. Together with the pins two and three, an active high pass filter is realized. This filter removes the main frequency (50 or 60Hz) from the received signal. The filter characteristics are determined by external capacitors and resistors. Typical values are given in Table 2. For these values and after this filter, a typical attenuation of 80dB at 50 or 60Hz is obtained. Table 2 represents external components connection. The present construction supposes the presence of a previous formed with the coupling transformer and a parallel capacitance is placed on the mains. This last one performs a typical attenuation of 60dB. The combined effect of the two filters decreases the voltage level of the main frequency well below the sensitivity of the AMIS-30585.



The goal of the CDREF capacitance is to put the DC voltage of the received signal at the right level for the internal components. See also description of the pin REF OUT.

| Table 2: Value of the | e Resistors and Capacitors |
|-----------------------|----------------------------|
| C1                    | 560pF                      |
| C2                    | 560pF                      |
| R1                    | 82KW                       |
| R2                    | 39KW                       |
| CDREF                 | 1mF                        |

### 7.4 Pin 4: REF OUT

REF OUT is the analog output pin, which provides the voltage reference used by the A/D converter. This pin must be decoupled from the analog ground by a 1 mF ±10 percent ceramic capacitance (CDREF). This must be done as close as possible on the PCB. See Figure 4. It is not allowed to load this pin with other impedance load.

### 7.5 Pin 5: M50HZ IN

M50HZ IN is the mains frequency analog input pin - 50 or 60Hz. This pin is used to detect the crossing of the zero voltage on one selected phase. This information is used, after filtering with the internal PLL, to synchronize frames with the mains frequency. In case of direct connection to the mains, the use of a series resistor of 1MW is advised in order to limit the current flowing through the protection diodes.

### 7.6 Pin 6, 19 and 22: IO0, IO1 and IO2

100, 101 and 102 are general-purpose digital input and output pins. Only the IO2 pin is used - this is an input for the chip. All IOs support 5V level on the bus (5V safe IO).

When used as outputs, they must be able to deliver the 5V on the bus if necessary. Outputs are open drain NMOS. The high level is created by opening the internal open drain MOS. The 5V level is obtained by the use of an external pull-up resistance. Figure 4 gives a representation of a 5V safe IO. A typical value for the pull-up resistance "RES" is 10KW. With a larger value for "RES", the current flowing through this resistance is reduced, hence the switch time from 0V up to 5V. IO2 pin is used as T\_REQ signal, i.e. the transmission request. So this pin is used as an input pin for the chip in the normal working mode. This signal is used in order to initiate a local communication from the microcontroller to the AMIS-30585. The T\_REQ signal is active when low. IO0 and IO1 are assigned to drive external LED. The embedded software defines pin activation.



### 7.7 Pin 7, 8, 9, 10, and 11: TDO, TDI, TCK, TMS, and TRSTB

All these pins are part of the JTAG bus interface. It will be connected to the ARM ICE interface box. This provides an access to the embedded ARM processor. These pins are used during the debugging of the embedded software. Pin characteristics are in-line with the ARM JTAG interface specification. They will not be described here. Input pins (TDI, TCK, TMS, and TRSTB) contain internal pull-down resistance. TDO is an output. When not in use, the JTAG interface pins may be left floating.

### 7.8 Pin 12: TX\_DATA

TX\_DATA provides the digital output signal not modulated. It gives the logical level associated with the transmitted frequency. So, to transmit a frequency  $f_s$ , the TX\_DATA logical state is 0 and is present on TX\_DATA. To transmit a frequency  $f_m$ , the TX\_DATA logical state is 1. This output pin is an open drain. An external pull-up resistance is needed to perform the voltage level associated with a logical one (as for the IOx pins).

### 7.9 Pin 13: XIN

XIN is the analog input pin of the oscillator. It is connected to the interval oscillator inverter gain stage. The clock signal can be created either internally with the external crystal and two capacitors or by connecting an external clock signal to XIN. For the internal generation case, the two external capacitors and crystal are placed as shown in Figure 5. For the external clock connection, the signal is connected to XIN and XOUT is left unused.



The crystal is a classical parallel resonance crystal of 24MHz. The values of the capacitors CX are given by the manufacturer of the crystal. Typical value is 30pF. The crystal has to fulfill impedance characteristics specified in the AMIS-30585 data sheet. As an oscillator is sensitive and precise, it is advised to put the crystal as close as possible on the board.

### 7.10 Pin 14: XOUT

XOUT is the analog output pin of the oscillator. When the clock signal is provided from an external generator, this output must be floating. When working with a crystal, this pin cannot be used directly as clock output because no additional loading is allowed on the pin (limited voltage swing).

### 7.11 Pin 15: VSS

VSS is the digital ground supply pin. This pin must be decoupled from the digital supply by a 100nF ±10 percent ceramic capacitor. It is advised to put this capacitance as close as possible on the PCB.

### 7.12 Pin 16: VDD

VDD is the 3.3V digital supply pin. This pin must be connected to VSS by a decoupling capacitor (C\_DEC) as explained for the pin 15.



### 7.13 Pin 17: TXD

TXD is the digital output of the asynchronous serial communication (SCI) unit. Only half-duplex transmission is supported. It is used to realize the communication between the AMIS-30585 and the application microcontroller. The TXD is an open drain IO (5V safe). External pull-up resistances (typically 10K) are necessary to generate the 5V level. Refer to Figure 4 for the circuit schematic.

#### 7.14 Pin 18: RXD

This is the digital input of the asynchronous SCI unit.

Only half-duplex transmission is supported. This pin supports a 5V level. It is used to realize the communication between the AMIS-30585 and the application microcontroller. The RXD is a 5V safe input.

#### 7.15 Pin 19: IO2

IO0, IO1 and IO2 are general-purpose digital input and output pins. See Pin 6 for detailed explanation.

#### 7.16 Pin 20, 21: BR1, BR0

BR0 and BR1 are digital input pins. They are used to select the baud rate (bits/second) of the SCI unit. The rate is defined according to Table 3. The values are taken into account after a reset, hardware or software. Modification of the baud rate during function is not possible. BR0 and BR1 are 5V safe.

| Table 3: BR1, BR0 Baud Rates |     |               |  |  |
|------------------------------|-----|---------------|--|--|
| BR1                          | BR0 | SCI Baud Rate |  |  |
| 0                            | 0   | 4800          |  |  |
| 0                            | 1   | 9600          |  |  |
| 1                            | 0   | 19200         |  |  |
| 1                            | 1   | 38400         |  |  |

### 7.17 Pin 22: IO1

IO0, IO1 and IO2 are general-purpose digital input and output pins. See Pin 6 for detailed explanation.

### 7.18 Pin 23: RESB

RESB is a digital input pin. It is used to perform a hardware reset of the AMIS-30585. This pin supports a 5V voltage level. The reset is active when the signal is low (0V).

### 7.19 Pin 24: TEST

TEST is a digital input pin. It is used to enable the test mode of the chip. Normal mode is activated when TEST signal is low (0V). For normal operation, the TEST pin may be left unconnected. Thank to the internal pull-down, the signal is maintained to low (0V). TEST pin is not 5V safe.

### 7.20 Pin 25: TX\_ENB

TX\_ENB is a digital output pin. It is high when the transmitter is activated. The signal is available to turn on the line driver. TX\_ENB is a 5V safe with open drain output, hence a pull-up resistance is necessary achieve the requested voltage level associated with a logical one. See also Figure 4 for reference.

### 7.21 Pin 26: TX\_OUT

TX\_OUT is the analog output pin of the transmitter. The provided signal is the S-FSK modulated frames. A filtering operation must be performed to reduce the second order harmonic distortion. For this purpose an active filter is realized. Figure 7 gives the representation of this filter.



### 7.22 Pin 27: ALC\_IN

ALC\_IN is the automatic level control analog input pin. The signal is used to adjust the level of the transmitted signal. The signal level adaptation is based on the AC component. The DC level on the ALC\_IN pin is fixed internally to 1.65V. Comparing the peak voltage of the AC signal with two internal thresholds does the adaptation of the gain. Low threshold is fixed to 0.4V. A value under this threshold will result in an increase of the gain. The high threshold is fixed to 0.6V. A value over this threshold will result in a decrease of the gain. The pin must be decoupled from the sensed signal by a 1mF capacitor. An application example is given on Figure 8. A serial capacitance is used to filter the DC components. The level adaptation is performed during the transmission of the first two bits of a new frame. Eight successive adaptations are performed.



### 7.23 Pin 28: VDDA



VDDA is the positive analog supply pin. Nominal voltage supply is 3.3V. A decoupling capacitor (C\_DEC) must be placed between this pin and the VSSA (see pin 1).

Remark: The user should take care about difference of ground voltages between different boards. Should ground voltages not be the same, the use of isolation devices is mandatory.

### **8.0 Operating Characteristics**

Standard compliance: compliance to IEC 1334-5-1 (SFSK profile) and IEC 1334-4-32.

Main modem characteristics are given in Table 4.

Table 4: Operating Characteristics

| Parameter                                          | Value                       | Unit   |
|----------------------------------------------------|-----------------------------|--------|
| Positive supply voltage<br>Negative supply voltage | 3.0 to 3.6<br>-0.7 to + 0.3 | V<br>V |
| Max peak output level                              | 1, 2                        | Vp     |
| HD2                                                | 060                         | dB     |
| HD3                                                | -60                         | dB     |
| ALC Steps                                          | 3                           | dB     |
| ALC Range                                          | (021)                       | dB     |
| Maximum input signal                               | 1, 15                       | Vp     |
| Input impedance                                    | 100                         | Kohm   |
| Input sensitivity                                  | 0.4                         | mV     |
| AGC steps                                          | 6                           | dB     |
| AGC range                                          | (0+42)                      | dB     |

#### Table 4: Operating Characteristics (Cont.)

| Parameter                          | Value                                                      | Unit                 |
|------------------------------------|------------------------------------------------------------|----------------------|
| Maximum 50Hz variation             | 0, 1                                                       | Hz/s                 |
| Data rate                          | 300/360 (Note 7)<br>600/720 (Note 7)<br>1200/1440 (Note 7) | baud<br>baud<br>baud |
| Programmable carrier (Note 6)      |                                                            |                      |
| Frequency band                     |                                                            |                      |
| Frequency minimum                  | 9                                                          | kHz                  |
| Frequency maximum                  | 95                                                         | kHz                  |
| Frequency deviation between pairs  | >10                                                        | kHz                  |
| Dynamic range                      | 40 (Note 1)<br>60 (Note 2)<br>80 (Note 3)                  | dB<br>dB<br>dB       |
| Narrow band interfere BER (Note 4) | 10E-5                                                      |                      |
| Impulsive noise BER (Note 5        | 10E-5                                                      |                      |

Notes:

(1) FER = 0 percent.

(2) FER = 0.3 percent. (3) FER = 8.0 percent.

(4) Signal between -60dB and 0dB interference signal level is 30dB above signal level between 20kHz and 95kHz.

(5) Input at -40dB, duty cycle between 10 - 50 percent pulse noise frequency between 100 to 1000Hz. BER: Bit error rate FER: Frame error rate (1frame is 288 bits)

(6) Carriers frequency is programmable by steps of 10Hz.

(7) 60Hz mains frequency.

### 9.0 Back-end Interfaces

### 9.1 Serial Communication Interface (SCI)

The SCI allows asynchronous communication. It can communicate with a UART = Universal Asynchronous Receiver Transmitter, ACIA = Asynchronous Communication Interface Adapter and all other chips that employ standard asynchronous serial communication. The serial communication interface allows only half duplex communication.



### 9.2 SCI Physical Layer Description

The following pins control the serial communication interface.

TXD: Transmit data output. It is the data output of the AMIS-30585 and the input of the base micro. RXD: Receive data input. It is the data input of the AMIS-30585 and the output of the base micro. BR0,BR1: Baud rate selection inputs. These pins are externally strapped to a value or controlled by the external base microcontroller.

Table 5: BR1, BR0 Baud Rates

| BR1 | BR0 | SCI Baud Rate |
|-----|-----|---------------|
| 0   | 0   | 4800          |
| 0   | 1   | 9600          |
| 1   | 0   | 19200         |
| 1   | 1   | 38400         |

### **10.0 Typical External Components**

The schematic showing the external components is shown in Figure 4 – a typical application.

### **10.1 Supply Decoupling**

For correct functioning the VDDA and VSSA should be decoupled as close as possible on the PCB by a 100nF ±10 percent ceramic decoupling capacitor CDA.

For correct functioning the VDD and VSS should be decoupled as close as possible on the PCB by a 100nF ±10 percent ceramic decoupling capacitor CDD.

For correct functioning the REF\_OUT and VSSA should be decoupled as close as possible on the PCB by a 1µF ±10 percent ceramic decoupling capacitor CDREF.

### 10.2 50/60Hz Suppression Circuit

A typical attenuation for 50Hz of this filter is 80dB. A mains coupling device has a typical attenuation of 60dB. This brings a mains frequency of 220V rms well below the sensitivity level. Typical values are shown in Table 6.

### 10.2 Oscillator

The oscillator works with a standard parallel resonance crystal of 24MHz. XIN is the input to the oscillator inverter gain stage and XOUT is the output.

For correct functioning the following external circuit must be connected to the oscillator pins (Values of capacitors are indicative only and are given by the crystal manufacturer. For a crystal requiring a parallel capacitance of 20 pF CX must be around 30pF.)

To guarantee startup the series loss resistance of the crystal must be smaller than 801/2.

The parasitic leakage resistance between XIN and XOUT must be higher than  $1M\frac{1}{2}$ . The parasitic leakage resistance between XIN and VSS must be higher than  $1M\frac{1}{2}$ .

When working with a crystal, XOUT cannot be used directly as a clock output because the voltage swing on this pin is limited.

### **10.3 Zero Crossing Detector**

The pin M50HZ\_IN can be used as a mains zero crossing detector input. If the mains are connected directly to this pin a resistance must be connected in series to limit the current through the protection diodes. Advisable is a series resistor of  $1M\frac{1}{2}$  (R50). The zero crossing detector output is logic zero when the input is lower than the falling threshold level and a logic one when the input is higher than the rising threshold level.

The falling edges of the output of the zero crossing detector are filtered by a period between 0.5ms and 1ms. Rising edges are not filtered.

### 10.4 5V Safe Output

5V safe pins are open drain output. The high level is detained by placing a pull up resistance between the output pin and the 5V supply. Typical resistance value is 10k½. (TXD, TXEN3, TX\_DTATA)

Table 6: Typical Values for External Components

| C11 | 560 | pF |
|-----|-----|----|
| C12 | 560 | pF |
| R11 | 82K | Ω  |
| R12 | 39K | Ω  |
| C20 | 1   | uF |

### **11.0 Configuration**

Configuration is loaded through the SCI interface from the application controller.

- Mains frequency 50/60Hz
- Master/slave/monitor/initialization configuration
- Baud rate selection 300/600/1200

Baud for 50Hz mainsBaud rate selection 360/720/1440

Baud for 60Hz mains

- Carrier frequency programmation
- Carrier frequency spread

Configuration method and utilization are described in the AMIS-30585 data book, user interface documentation.

### **12.0 Application Example**

A typical application example is given below. The example shows the AMIS-30585 with its companion devices. Namely the power line driver (AMIS-3058), the application controller and a meter device interface.

Between the modem chip and the line driver, an active bandpass filter is used to reduce the noise outside the transmission band. The filter is realized with external passive components.

From the line driver, the connection to the mains is done through a line transformer and a capacitive coupling.

From the application side, the interface between the modem and the application is done through the SCI. The link to the meter device will be done easily by using the meter device interface chip. This device is used to realize the physical interface between the controller and the standard S0 pulse (DIN 19234) generator output of the meter device.

C1=C2=325pF, R1=22.6K, R2=2.2K, R3=16.5K, R4=1K, R5=1.66K.

Other values are given in the typical external components paragraph.



### **13.0 Circuit Performance**

### **13.1 Nominal Conditions**

| Ambient temperature:    | 25 <i>°</i> C |
|-------------------------|---------------|
| Power supply:           | 3.3V          |
| Mains frequency:        | 50Hz          |
| Crystal frequency fCLK: | 24MHz         |

### **13.2 Operating Ranges**

Operating ranges define the limits for functional operation and parametric characteristics of the device as described in Section 2.2.1 and for the reliability specifications as listed in Section 6. Functionality outside these limits is not implied.

Total cumulative dwell time outside the normal power supply voltage range or the ambient temperature under bias, must be less than 0.1 percent of the useful life as defined in Section 6.

#### Table 7: Operating Ranges

| Parameter        | Description                | Condition | Min. | Max. | Unit |
|------------------|----------------------------|-----------|------|------|------|
| VDD              | Power supply voltage range |           | 3.0  | 3.6  | V    |
| T <sub>amb</sub> | Ambient temperature        |           | -25  | 70   | C°   |

### 13.3 Oscillator: Pin XIN, XOUT

In production the actual oscillation of the oscillator and duty cycle will not be tested. The production test will be based on the static parameters and the inversion from XIN to XOUT in order to guarantee the functionality of the oscillator.

| Parameter            | Description                      | Condition                           | Min.             | Max.             | Unit |
|----------------------|----------------------------------|-------------------------------------|------------------|------------------|------|
| f <sub>CLK</sub>     | Crystal frequency                | (1)                                 | 24MHz<br>-100ppm | 24MHz<br>+100ppm |      |
|                      | Duty cycle with quartz connected | (1)                                 | 30               | 70               | %    |
| T <sub>startup</sub> | Start-up time                    | (1)                                 |                  | 50               | Ms   |
| CL <sub>XOUT</sub>   | Maximum Capacitive load on XOUT  | XIN used as clock input             |                  | 50               | pF   |
| VIL <sub>XOUT</sub>  | Low input threshold voltage      | XIN used as clock input             | 3VDD             |                  | V    |
| VIH <sub>XOUT</sub>  | High input threshold voltage     | XIN used as clock input             |                  | 0.7vdd           | V    |
| VOL <sub>XOUT</sub>  | Low output voltage               | XIN used as clock input, XOUT = 2mA |                  | 0.3              | V    |
| VOH <sub>XOUT</sub>  | High input voltage               | XIN used as clock input             |                  | VDD-0.3          | V    |

(1) For the design of the oscillator crystal parameters have been taken from the data sheet [8]. The series loss resistance for this type of crystal is maximum 50W. However the oscillator cell has been designed with some margin for series loss resistance up to 80W.

### 13.4 Zero Crossing Detector and 50/60Hz PLL: Pin M50HZ\_IN

#### Table 9: Zero Crossing Detector and 50/60Hz PLL

| Parameter                  | Description                                       | Condition                           | Min. | Max. | Unit |
|----------------------------|---------------------------------------------------|-------------------------------------|------|------|------|
| lmaxp<br>M50HZIN           | Maximum peak input current                        |                                     | -20  | 20   | mA   |
| lmaxavg<br>M50HZIN         | Maximum average input current<br>during 1ms       |                                     | -2   | 2    | mA   |
| V <sub>MAINS</sub>         | Mains voltage (ms) range                          | With protection resistor at M50HZIN | 90   | 550  | V    |
| VIRM <sub>50HZIN</sub>     | Rising threshold level                            | (1)                                 |      | 1.9  | V    |
| VIFM <sub>50HZIN</sub>     | Falling threshold level                           | (1)                                 | 0.9  |      | V    |
| VHY <sub>50HZIN</sub>      | Hysteresis                                        | (1)                                 | 0.4  |      | V    |
| Flock <sub>50Hz</sub>      | Lock range for 50Hz (2)                           | MAINS_FREQ = $0 (50Hz)$             | 45   | 55   | Hz   |
| Flock <sub>60Hz</sub>      | Lock range for 60Hz (2)                           | $MAINS_FREQ = 0$ (60Hz)             | 54   | 66   | Hz   |
| Tlock <sub>50Hz</sub>      | Lock time (2)                                     | MAINS_FREQ = 0 (50Hz)               |      | 10   | S    |
| Tlock <sub>60Hz</sub>      | Lock time (2)                                     | MAINS_FREQ = $0 (60Hz)$             |      | 10   | S    |
| DF <sub>60Hz</sub>         | Frequency variation without going out of lock (2) | MAINS_FREQ = 0 (50Hz)               |      | 0.1  | Hz/s |
| DF <sub>50Hz</sub>         | Frequency variation without going out of lock (2) | MAINS_FREQ = 0 (60Hz)               |      | 0.1  | Hz/s |
| Jitter <sub>CHIP_CLK</sub> | Jitter of CHIP_CLK (2)                            |                                     | -60  | 60   | ms   |

Notes:

(1) Measured relative to VSS.

(2) These parameters will not be measured in production since the performance is totally dependent of a digital circuit which will be guaranteed by the digital test patterns.

### 13.5 Transmitter External Parameters: Pin TX\_OUT, ALC\_IN, TX\_ENB

#### To guarantee the transmitter external specifications the TX\_CLK frequency must be 12MHz # 100ppm.

Table 10: Transmitter External Parameters

| Parameter            | Description                                      | Condition                                                          | Min.         | Max.         | Unit |
|----------------------|--------------------------------------------------|--------------------------------------------------------------------|--------------|--------------|------|
| V <sub>TX_OUT</sub>  | Maximum peak output level                        | fTX_OUT = 50kHz<br>fTX_OUT = 95kHz<br>Level control at max. output | 0.85<br>0.76 | 1.15<br>1.22 | Vp   |
| HD2                  | Second order harmonic distortion                 | fTX_OUT = 95kHz<br>Level control at max. output                    |              | -56          | dB   |
| HD3                  | Third order harmonic distortion                  | fTX_OUT = 95kHz<br>Level control at max. output                    |              | -58          | dB   |
| Df <sub>TX_OUT</sub> | Frequency accuracy of the generated<br>sine wave | (1)(3)                                                             |              | 30           | Hz   |
| CL <sub>TX_OUT</sub> | Capacitive output load at pin<br>TX_OUT          | (1)                                                                |              | 20           | pF   |
| RL <sub>TX_OUT</sub> | Resistive output load at pin TX_OUT              |                                                                    | 5            |              | KΩ   |
| Td <sub>TX_ENB</sub> | Turn off delay of TX_ENB output                  | (2)                                                                | 0.25         | 0.5          | ms   |

Notes:

(1) This parameter will not be tested in production.

(2) This delay corresponds to the internal transmit path delay and will be defined during design.

(3) Taking into account the resolution of the DDS and an accuracy of 100ppm of the crystal.

(4) A sinusoidal signal of 10kHz and 100mV ptp is injected between VDDA and VSSA. The digital AD converter generates an idle pattern. The signal level at TX\_OUT is measured to determine the parameter.

(5) A sinusoidal signal of 50Hz and 100mV ptp is injected between VDDA and VSSA. The digital AD converter generates an idle pattern. The signal level at TX\_OUT is measured to determine the parameter.

#### Table 11: Transmitter External Parameters

| Parameter              | Description                                              | Condition | Min.   | Max.   | Unit |
|------------------------|----------------------------------------------------------|-----------|--------|--------|------|
| ALC <sub>step</sub>    | Automatic level control attenuation step                 |           | 2.9    | 3.1    | dB   |
| ALC <sub>range</sub>   | Maximum attenuation                                      |           | 20.3   | 21.7   | dB   |
| VTL <sub>ALC_IN</sub>  | Low threshold level on ALC_IN                            |           | -0.46  | -0.36  | V    |
| $VTH_{ALC_{IN}}$       | High threshold level on ALC_IN                           |           | -0.68  | -0.54  | V    |
| ILE_ALC_IN             | Input leakage current of receiver<br>input               |           | -1     | 1      | mA   |
| PSRR <sub>TX_OUT</sub> | Power supply rejection ration of the transmitter section |           | 10 (4) | 35 (5) | dB   |

The LPF filter + amplifier must have a frequency characteristic between the limits listed below. The absolute output level depends on the operating condition. In production the measurement will be done for relative output levels where the 0dB reference value is measured at 50kHz with a signal amplitude of 100mV.

Table 12: Transmitter Frequency Characteristics Max. (dB) Frequency (kHx) Min. (dB) -0.5 0.5 10 95 -1.3 0.5 130 -4.5 -2.0 165 -3.0 330 -18.0 660 -36.0 1000 -50 2000 -50

### 13.6 Receiver External Parameters: Pin RX\_IN, RX\_OUT, REF\_OUT

#### Table 13: Receiver External Parameters

| Parameter                | Description                                                           | Condition               | Min.             | Max. | Unit   |
|--------------------------|-----------------------------------------------------------------------|-------------------------|------------------|------|--------|
| VOFFS_RX_IN              | Input offset voltage 42dB                                             | AGC gain = 42dB         |                  | 5    | mV     |
| VOFFS_RX_IN              | Input offset voltage 0dB                                              | AGC gain = 0dB          |                  | 50   | mV     |
| V <sub>MAX_RX_IN</sub>   | Max. peak input voltage (corresponding to 62.5% of the SD full scale) | AGC gain = 0dB (1)      | 0.85             | 1.15 | Vp     |
| NF <sub>RX_IN</sub>      | Input referred noise of the analog receiver path                      | AGC gain = $42dB(1)(2)$ |                  | 150  | NV/#Hz |
| I <sub>LE_RX_IN</sub>    | Input leakage current of receiver input                               |                         | -1               | 1    | mA     |
| IMax_REF_OUT             | Max. current delivered by REF_OUT                                     |                         | -300             | +300 | mA     |
| PSRR <sub>LPF_OUT</sub>  | Power supply rejection ratio of the receiver input section            | AGC gain = 42dB         | 10 (3)<br>35 (4) |      | dB     |
| AGC <sub>step</sub>      | AGC gain step                                                         |                         | 5.7              | 6.3  | dB     |
| AGC <sub>range</sub>     | AGC range                                                             |                         | 39.9             | 44.1 | dB     |
| V <sub>REF_OUT</sub>     | Analog ground reference output voltage                                |                         | 1.57             | 1.73 | V      |
| SN <sub>AD_OUT</sub>     | Signal to noise ratio at 62.5% of the SD full scale                   | (5)(1)                  | 54               |      | dB     |
| V <sub>CLIP_AGC_IN</sub> | Clipping level at the output of the gain stage                        |                         | 1.15             | 1.65 | Vp     |

Notes:

(1) Input at RX\_IN, no other external components.

(2) This parameter will be characterized on a limited number of prototypes and will not be tested in production.

(3) A sinusoidal signal of 10kHz and 100mV ptp is injected between VDDA and VSSA. The signal level at the differential LPF\_OUT and REF\_OUT output is measured to determine the parameter.

(4) A sinusoidal signal of 50Hz and 100mV ptp is injected between VDDA and VSSA. The signal level at the differential LPF\_OUT output is measured to determine the parameter.

(5) These parameters will be tested in production with an input signal of 95kHz and 1Vp by reading out the digital samples at the point AD\_OUT with the default settings of T\_RX\_MOD[7], SDMOD\_TYP, DEC\_TYP, and COR\_F\_ENA. The AGC gain is switched to 0dB.

The receive LPF filter + AGC + low noise amplifier must have a frequency characteristic between the limits listed below. The absolute output level depends on the operating condition. In production the measurement will be done for relative output levels where the 0dB reference value is measured at 50kHz with a signal amplitude of 100mV.

#### Table 14: Receiver Frequency Characteristics

| Frequency (kHx) | Min. (dB) | Max. (dB) |
|-----------------|-----------|-----------|
| 10              | -0.5      | 0.5       |
| 95              | -1.3      | 0.5       |
| 130             | -4.5      | -2.0      |
| 165             |           | -3.0      |
| 330             |           | -18.0     |
| 660             |           | -36.0     |
| 1000            |           | -50       |
| 2000            |           | -50       |

### 13.7 Power-on-Reset (POR)

#### Table 15: Power-on-Reset

| Parameter | Description            | Condition | Min. | Max. | Unit |
|-----------|------------------------|-----------|------|------|------|
| VPOR      | POR threshold          |           | 1.7  | 2.7  | V    |
| TRPOR     | Power supply rise time | 0 to 3V   | 1    |      | ms   |

### 13.8 Digital Outputs: TDO, CLK\_OUT

| Table 16: Digital Outputs: TDO, CLK_OUT |                     |              |         |      |      |  |
|-----------------------------------------|---------------------|--------------|---------|------|------|--|
| Parameter                               | Description         | Condition    | Min.    | Max. | Unit |  |
| VOL                                     | Low output voltage  | IXOUT = 4mA  |         | 0.4  | V    |  |
| VOH                                     | High output voltage | IXOUT = -4mA | 0.85VDD |      | V    |  |

### 13.9 Digital Outputs with Open Drain: TX\_ENB, TXD

Table 17: Digital Outputs with Open Drain: TX\_END, TXD

| Parameter | Description        | Condition   | Min. | Max. | Unit |
|-----------|--------------------|-------------|------|------|------|
| VOL       | Low output voltage | IXOUT = 4mA |      | 0.4  | V    |

### 13.10 Digital Inputs: BR0, BR1

### Table 18: Digital Outputs: BR0, BR1

| Parameter | Description           | Condition | Min.   | Max.   | Unit |
|-----------|-----------------------|-----------|--------|--------|------|
| VIL       | Low input level       |           |        | 0.2VDD | V    |
| VIH       | High input level      |           | 0.8VDD |        | V    |
| ILEAK     | Input leakage current |           | -10    | 10     | uA   |

### 13.11 Digital Inputs with Pull Down: TDI, TMS, TCK, TRSTB, TEST

#### Table 19: Digital Inputs with Pull Down: TDI, TMS, TCK, TRSTB, TEST

| Parameter | Description        | Condition | Min.   | Max.   | Unit |
|-----------|--------------------|-----------|--------|--------|------|
| VIL       | Low input level    |           |        | 0.2VDD | V    |
| VIH       | High input level   |           | 0.8VDD |        | V    |
| RPU       | Pull down resistor | (1)       | 7      | 50     | kΩ   |
| Notes:    |                    |           |        |        |      |

(1) Measured around a bias point of VDD/2.

### 13.12 Digital Schmitt Trigger Inputs: RXD, RESB

### Table 20: Digital Schmitt Trigger Inputs: RXC, RESB

| Parameter | Description             | Condition | Min. | Max. | Unit |
|-----------|-------------------------|-----------|------|------|------|
| VT+       | Rising threshold level  |           |      | 1.9  | V    |
| VT-       | Falling threshold level |           | 0.9  |      | V    |
| ILEAK     | Input leakage current   |           | -10  | 1-   | uA   |

### 13.13 Digital Input/Outputs Open Drain: IO0, IO1, IO2

#### Table 21: Digital Input/Outputs Open Drain: IO0, IO1, IO2

| Parameter | Description           | Condition   | Min.   | Max.   | Unit |
|-----------|-----------------------|-------------|--------|--------|------|
| VOL       | Low output voltage    | ICOUT = 4mA |        | 0.4    | V    |
| VIL       | Low input level       |             |        | 0.2VDD | V    |
| VIH       | High input level      |             | 0.8VDD |        | V    |
| ILEAK     | Input leakage current |             | -10    | 10     | uA   |

### **13.14 Current Consumption**

| Parameter | Description                              | Condition                        | Тур. | Max. | Unit |
|-----------|------------------------------------------|----------------------------------|------|------|------|
| IRX       | Current consumption during receive mode  | Current through VDD and VDDA (1) | 60   | 80   | mA   |
| ITX       | Current consumption during transmit mode | Current through VDD and VDDA (1) | 60   | 80   | mA   |
| IRESET    | Current consumption when RESB = 0        | Current through VDD and VDAA     |      | 4    | mA   |

(1) CLKARM is < 12MHz, fCLK = 24MHz.

### **14.0 Absolute Maximum Ratings and Storage Conditions**

### 14.1 Absolute Maximum Ratings

Stresses above those listed in this clause may cause permanent device failure. Exposure to absolute maximum ratings for extended periods may affect device reliability.

### 14.2 Power Supply Pins VDD, VDDA, VSS, VSSA

Table 23: Power Supply Pins VDD, VDDA, VSS, VSSA

| Parameter    | Description                                                            | Condition | Min.     | Max. | Unit |
|--------------|------------------------------------------------------------------------|-----------|----------|------|------|
| VDDABXM      | Absolute maximum digital power supply                                  |           | VSS-0.3  | 3.9  | V    |
| VDDAABSM     | Absolute maximum analog power supply                                   |           | VSSA-0.3 | 3.9  | V    |
| VDD-VDDAABSM | Absolute maximum difference between digital and<br>analog power supply |           | -0.3     | 0.3  | V    |
| VSS-VSSAABSM | Absolute maximum difference between digital and analog ground          |           | -0.3     | 0.3  | V    |

# 14.3 Non 5V Safe Pins: TX\_OUT, ALC\_IN, RX\_IN, RX\_OUT, REF\_OUT, M50HZ\_IN, XIN, XOUT, TDO, TDI, TCK, TMS, TRSTB, TEST

Table 24: Non 5V Safe Pins: TX\_OUT, ALC\_IN, RX\_IN, RX\_OUT, REF\_OUT, M50HZ\_IN, XIN, XOUT, TDO, TDI, TCK, TMS, TRSTB, TEST

| Parameter | Description                                                           | Condition | Min.     | Max.     | Unit |
|-----------|-----------------------------------------------------------------------|-----------|----------|----------|------|
| VINABSM   | Absolute maximum input for normal digital inputs<br>and analog inputs |           | VSS*-0.3 | VDD*+0.3 | V    |
| VOUTABSM  | Absolute maximum voltage at any output pin                            |           | VSS*-0.3 | VDD*+0.3 | V    |

### 14.4 5V Safe Pins: TX\_ENB, TXD, RXD, BR0, BR1, IO0, IO2, RESB

#### Table 25: 5V Safe Pins: TX\_ENB, TXD, RXD, BR0, BR1, IO0, IO2, RESB

| Parameter  | Description                                       | Condition | Min.    | Max. | Unit |
|------------|---------------------------------------------------|-----------|---------|------|------|
| V5VSABSM   | Absolute maximum input for digital 5V safe inputs |           | VSS-0.3 | 6.0  | V    |
| VOUT5VABSM | Absolute maximum voltage at 5V safe output pin    |           | VSS-0.3 | 3.9  | V    |

### **15.0 Marking and Delivery**

Υ Ν

Delivery of the production devices will be in:

- Tubes
- Trays
- Tape on Reel N

### 15.1 Marking

Bottom marking:

AAAA

Four letter code for country of assembly

AMIS logo

Top marking:

- Logo
- XXXXYZZ
- Text
- ARM
- CUST.PART.NR • MMMM-MM

Date code (XXXX), plant identifier (Y), traceability code AMIS30585AGA C585-NAD



### **16.0 Storage Conditions**

Storage conditions for packaged components before mounting for a maximum storage period of one year:

For through hole devices:

Maximum temperature 40 ℃ and maximum relative humidity 90 percent

For surface mount devices in dry bag:

Maximum temperature 40 ℃ and maximum relative humidity 90 percent

For surface mount devices not in dry bag:

• Maximum temperature 30 °C and maximum relative humidity 60 percent (moisture sensitivity level two according to IPC/JEDEC standard J-STD-020A)

In case the storage conditions for surface mount devices are exceeded, a baking operation has to be performed before the devices can be mounted.

In case of dry bag delivery the storage details are summarized on a label attached to each dry bag.

The absolute maximum temperature ratings for storage of limited duration are -55 °C and 150 °C.

### **17.0 Product Acceptance**

All products are tested by means of the production test program. In the program all parameters mentioned in the data sheet (and more parameters) are tested except:

- tsartup (= startup time of the oscillator) (pg. 12)
- IMax\_REF\_OUT (= maximum current by REF\_OUT) (pg. 13)
- TRPOR (= power supply rise time) (pg. 14)
- IRX (= current consumption during receive mode) (pg. 15)
- ITX (= current consumption during transmit mode) (pg. 15)

Lot conformance to specification in volume production is guaranteed by means of following quality conformance tests.

#### Table 26: Quality Conformance Tests

| QC Test                              | Conditions                                         | AQL Level | Inspection Level |
|--------------------------------------|----------------------------------------------------|-----------|------------------|
| Electrical Functional and Parametric | To product data sheet                              | 0.04      | I                |
| External Visual (Mechanical)         | Physical damage o body or leads (e.g. bent leads)  | 0.15      | I                |
| External Visual (Cosmetic)           | Correctness of marking; all other cosmetic defects | 0.65      | II               |

Each production lot will be accompanied with a certificate of conformance.

### **18.0 Quality and Reliability**

A quality system with TS16949 certification is required.

External stress immunity:

- Electrostatic discharges (ESD): The device withstands 100V standardized human body model (HBM) ESD pulses when tested according to MIL883C method 3015.5 (pin combination 2).
- Latch-up: Static latch-up protection level is 100mA at 25 °C when tested according to JEDEC No. 17.

The useful life:

• The useful life when used under moderate conditions is at least ten years.

Failure rate target for:

Average outgoing quality (AOQ): 400ppm

Failure analysis down to the level of the failing sell is the responsibility of the customer.

### **19.0 Related Documents**

- AMIS-30585 Reference Manual
- IEC 1334-4-32: International Electro-technical Commission Distribution automation using distribution line carrier system data link layer logical link control
- IEC 1334-5-1: International Electro-technical Commission Distribution automation using distribution line carrier system the spread frequency shift keying (S-FSK) profile

### **20.0** Company and Product Inquiries

For more information about AMI Semiconductor, our technology and our product, visit our website at: http://www.amis.com or e-mail questions to standard\_products@amis.com.

North America Tel: +1.208.233.4690 Fax: +1.208.234.6795

Europe Tel: +32 (0) 55.33.22.11 Fax: +32 (0) 55.31.81.12

Devices sold by AMIS are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. AMIS makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. AMIS makes no warranty of merchantability or fitness for any purposes. AMIS reserves the right to discontinue production and change specifications and prices at anytime and without notice. AMI Semiconductor's products are intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment, are specifically not recommended without additional processing by AMIS for such applications. Copyright ©2005 AMI Semiconductor, Inc.