# 64 Kb I<sup>2</sup>C CMOS Serial EEPROM #### Description The CAT24C64B is a 64 Kb CMOS Serial EEPROM device, internally organized as 8192 words of 8 bits each. It features a 32-byte page write buffer and supports the Standard (100 kHz), Fast (400 kHz) and Fast-Plus (1 MHz) I<sup>2</sup>C protocol. #### **Features** - Supports Standard, Fast and Fast–Plus I<sup>2</sup>C Protocol - 1.7 V / 1.6 V to 5.5 V Supply Voltage Range - 32-Byte Page Write Buffer - Fast Write Time (4 ms max) - Hardware Write Protection for Entire Memory - Schmitt Triggers and Noise Suppression Filters on I<sup>2</sup>C Bus Inputs (SCL and SDA) - Low Power CMOS Technology - 1,000,000 Program/Erase Cycles - 100 Year Data Retention - Industrial Temperature Range - SOIC, TSSOP 8-lead, UDFN 8-pad and WLCSP 4-bump Packages - This Device is Pb–Free, Halogen Free/BFR Free, and RoHS Compliant Figure 1. Functional Symbol This document contains information on some products that are still under development. ON Semiconductor reserves the right to change or discontinue these products without notice. #### ON Semiconductor® #### www.onsemi.com SOIC-8 W SUFFIX CASE 751BD UDFN-8 HU4 SUFFIX CASE 517AZ TSSOP-8 Y SUFFIX CASE 948AL WLCSP-4 C4C SUFFIX CASE 567JY #### PIN CONFIGURATIONS (Top Views) For the location of Pin 1, please consult the corresponding package drawing. #### **PIN FUNCTION** | Pin Name | Function | | |----------------------------------------------------|----------------|--| | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> * | Device Address | | | SDA | Serial Data | | | SCL | Serial Clock | | | WP* | Write Protect | | | Vcc | Power Supply | | | V <sub>SS</sub> | Ground | | <sup>\*</sup> The Device Address Inputs (A0, A1, A2) and Write Protect Input (WP) are not available for the WLCSP-4. Please see Pin Description and Device Addressing on Page 4. #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet. **Table 1. ABSOLUTE MAXIMUM RATINGS** | Parameters | Ratings | Units | |----------------------------------------------------|--------------|-------| | Storage Temperature | -65 to +150 | °C | | Voltage on Any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **Table 2. RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Max | Units | |---------------------------|----------------|-----------|-----------------------| | N <sub>END</sub> (Note 2) | Endurance | 1,000,000 | Write Cycles (Note 3) | | T <sub>DR</sub> (Note 2) | Data Retention | 100 | Years | <sup>2.</sup> $T_A = 25^{\circ}C$ #### **Table 3. D.C. OPERATING CHARACTERISTICS** $(V_{CC} = 1.7 \text{ V} / 1.6 \text{ V}^* \text{ to } 5.5 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified.})$ | Symbol | Parameter | Test Cond | Test Conditions | | Max | Units | |------------------|--------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----------------------|-------| | I <sub>CCR</sub> | Read Current | Read, f <sub>SCL</sub> = 1 MHz | | | 0.5 | mA | | I <sub>CCW</sub> | Write Current | Write | | | 1 | mA | | I <sub>SB</sub> | Standby Current | All I/O Pins at GND or V <sub>CC</sub> | $T_A = -40$ °C to +85°C<br>$V_{CC} \le 3.3 \text{ V}$ | | 1 | μΑ | | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$<br>$V_{CC} > 3.3 \text{ V}$ | | 2 | | | Ι <sub>L</sub> | I/O Pin Leakage | Pin at GND or V <sub>CC</sub> | | | 2 | μΑ | | V <sub>IL1</sub> | Input Low Voltage | 1.7 V ≤ V <sub>CC</sub> ≤ 5.5 V | | -0.5 | 0.3 V <sub>CC</sub> | V | | V <sub>IL2</sub> | Input Low Voltage | 1.6 V ≤ V <sub>CC</sub> < 1.7 V | | -0.5 | 0.2 V <sub>CC</sub> | V | | V <sub>IH1</sub> | Input High Voltage | 1.7 V ≤ V <sub>CC</sub> ≤ 5.5 V | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>IH2</sub> | Input High Voltage | 1.6 V ≤ V <sub>CC</sub> < 1.7 V | | 0.8 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>OL1</sub> | Output Low Voltage | $V_{CC} \ge 2.5 \text{ V}, I_{OL} = 6.0 \text{ mA}$ | | | 0.4 | V | | V <sub>OL2</sub> | Output Low Voltage | $V_{CC}$ < 2.5 V, $I_{OL}$ = 2.0 mA | | | 0.2 | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **Table 4. PIN IMPEDANCE CHARACTERISTICS** (V<sub>CC</sub> = 1.7 V / 1.6 V\* to 5.5 V, $T_A$ = -40°C to +85°C, unless otherwise specified.) | Symbol | Parameter | Conditions | Max | Units | |----------------------------------|---------------------------------|-------------------------------------------------------------|-----|-------| | C <sub>IN</sub> (Note 4) | SDA I/O Pin Capacitance | V <sub>IN</sub> = 0 V | 8 | pF | | C <sub>IN</sub> (Note 4) | Input Capacitance (other pins) | V <sub>IN</sub> = 0 V | 6 | pF | | I <sub>WP</sub> , I <sub>A</sub> | WP Input Current, Address Input | $V_{IN} < V_{IH}$ , $V_{CC} = 5.5 \text{ V}$ | 50 | μΑ | | (Note 5) | Current (A0, A1, A2) | $V_{IN} < V_{IH}, V_{CC} = 3.3 \text{ V}$ | 35 | | | | | V <sub>IN</sub> < V <sub>IH</sub> , V <sub>CC</sub> = 1.8 V | 25 | | | | | V <sub>IN</sub> > V <sub>IH</sub> | 2 | | $<sup>^*</sup>V_{CC(min)} = 1.6 \text{ V for Read operations}, T_A = -20^{\circ}\text{C to } +85^{\circ}\text{C}$ <sup>1.</sup> The DC input voltage on any pin should not be lower than -0.5 V or higher than $V_{CC} + 0.5$ V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than $V_{CC} + 1.5$ V, for periods of less than 20 ns. <sup>3.</sup> A Write Cycle refers to writing a Byte or a Page. These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods. <sup>5.</sup> When not driven, the WP, A0, A1 and A2 pins are pulled down to GND internally. For improved noise immunity, the internal pull–down is relatively strong; therefore the external driver must be able to supply the pull–down current when attempting to drive the input HIGH. To conserve power, as the input level exceeds the trip point of the CMOS input buffer (~ 0.5 x V<sub>CC</sub>), the strong pull–down reverts to a weak current source. #### Table 5. A.C. CHARACTERISTICS (V<sub>CC</sub> = 1.7 V / 1.6 V\* to 5.5 V, $T_A$ = $-40^{\circ}C$ to $+85^{\circ}C$ unless otherwise noted.) (Note 6) | | | Standard | | Fast | | Fast-Plus<br>V <sub>CC</sub> = 1.7 V - 5.5 V | | | |------------------------------|--------------------------------------------|----------|-------|------|------|----------------------------------------------|-------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Units | | F <sub>SCL</sub> | Clock Frequency | | 100 | | 400 | | 1,000 | kHz | | t <sub>HD:STA</sub> | START Condition Hold Time | 4 | | 0.6 | | 0.25 | | μS | | t <sub>LOW</sub> | Low Period of SCL Clock | 4.7 | | 1.3 | | 0.45 | | μs | | <sup>t</sup> HIGH | High Period of SCL Clock | 4 | | 0.6 | | 0.35 | | μs | | t <sub>SU:STA</sub> | START Condition Setup Time | 4.7 | | 0.6 | | 0.25 | | μs | | t <sub>HD:DAT</sub> | Data In Hold Time | 0 | | 0 | | 0 | | μs | | t <sub>SU:DAT</sub> | Data In Setup Time | 250 | | 100 | | 50 | | ns | | t <sub>R</sub> (Note 7) | SDA and SCL Rise Time | | 1,000 | | 300 | | 100 | ns | | t <sub>F</sub> (Note 7) | SDA and SCL Fall Time | | 300 | | 300 | | 100 | ns | | t <sub>SU:STO</sub> | STOP Condition Setup Time | 4 | | 0.6 | | 0.25 | | μS | | t <sub>BUF</sub> | Bus Free Time Between<br>STOP and START | 4.7 | | 1.3 | | 0.5 | | μS | | t <sub>AA</sub> | SCL Low to Data Out Valid | | 3.5 | | 0.9 | | 0.40 | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | 100 | | 50 | | ns | | T <sub>i</sub> (Note 7) | Noise Pulse Filtered at SCL and SDA Inputs | | 50 | | 50 | | 50 | ns | | t <sub>SU:WP</sub> | WP Setup Time | 0 | | 0 | | 0 | | μs | | t <sub>HD:WP</sub> | WP Hold Time | 2.5 | | 2.5 | | 1 | | μs | | t <sub>WR</sub> | Write Cycle Time | | 4 | | 4 | | 4 | ms | | t <sub>PU</sub> (Notes 7, 8) | Power-up to Ready Mode | | 0.35 | | 0.35 | | 0.35 | ms | #### **Table 6. A.C. TEST CONDITIONS** | Input Levels | 0.2 x V <sub>CC</sub> to 0.8 x V <sub>CC</sub> | |---------------------------|------------------------------------------------------------------------------------------------------------| | Input Rise and Fall Times | ≤ 50 ns | | Input Reference Levels | 0.3 x V <sub>CC</sub> , 0.7 x V <sub>CC</sub> | | Output Reference Levels | 0.5 x V <sub>CC</sub> | | Output Load | Current Source: $I_{OL}$ = 6 mA ( $V_{CC} \ge 2.5$ V); $I_{OL}$ = 2 mA ( $V_{CC}$ < 2.5 V); $C_L$ = 100 pF | <sup>\*</sup>V<sub>CC(min)</sub> = 1.6 V for Read operations, T<sub>A</sub> = -20°C to +85°C 6. Test conditions according to "A.C. Test Conditions" table. 7. Tested initially and after a design or process change that affects this parameter. 8. t<sub>PU</sub> is the delay between the time V<sub>CC</sub> is stable and the device is ready to accept commands. #### Power-On Reset (POR) Each CAT24C64B incorporates Power-On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state. The device will power up into Standby mode after $V_{CC}$ exceeds the POR trigger level and will power down into Reset mode when $V_{CC}$ drops below the POR trigger level. This bi-directional POR behavior protects the device against 'brown-out' failure following a temporary loss of power. #### **Pin Description** **SCL:** The Serial Clock input pin accepts the clock signal generated by the Master. **SDA:** The Serial Data I/O pin accepts input data and delivers output data. In transmit mode, this pin is open drain. Data is acquired on the positive edge, and is delivered on the negative edge of SCL. $A_0$ , $A_1$ and $A_2$ : The Address inputs set the device address that must be matched by the corresponding Slave address bits. The Address inputs are hard-wired HIGH or LOW allowing for up to eight devices to be used (cascaded) on the same bus. When left floating or not available, these inputs are pulled LOW internally. The Address Inputs are not available for use with WLCSP 4-bumps. **WP:** When pulled HIGH, the Write Protect input pin inhibits all write operations. When left floating, this pin is pulled LOW internally. The WP input is not available for the WLCSP 4–bumps, therefore all write operations are allowed for the device in this package. #### **Functional Description** The CAT24C64B supports the Inter-Integrated Circuit (I<sup>2</sup>C) Bus protocol. The protocol relies on the use of a Master device, which provides the clock and directs bus traffic, and Slave devices which execute requests. The CAT24C64B operates as a Slave device. Both Master and Slave can transmit or receive, but only the Master can assign those roles. #### I<sup>2</sup>C Bus Protocol The 2-wire I<sup>2</sup>C bus consists of two lines, SCL and SDA, connected to the V<sub>CC</sub> supply via pull-up resistors. The Master provides the clock to the SCL line, and either the Master or the Slaves drive the SDA line. A '0' is transmitted by pulling a line LOW and a '1' by letting it stay HIGH. Data transfer may be initiated only when the bus is not busy (see A.C. Characteristics). During data transfer, SDA must remain stable while SCL is HIGH. #### START/STOP Condition An SDA transition while SCL is HIGH creates a START or STOP condition (Figure 2). The START consists of a HIGH to LOW SDA transition, while SCL is HIGH. Absent the START, a Slave will not respond to the Master. The STOP completes all commands, and consists of a LOW to HIGH SDA transition, while SCL is HIGH. #### **Device Addressing** The Master addresses a Slave by creating a START condition and then broadcasting an 8-bit Slave address. For the CAT24C64B, the first four bits of the Slave address are set to 1010 (Ah); the next three bits, $A_2$ , $A_1$ and $A_0$ , must match the logic state of the similarly named input pins. The devices in WLCSP 4-bumps respond only to the Slave Address with A2 A1 A0 = 000. The R/ $\overline{W}$ bit tells the Slave whether the Master intends to read (1) or write (0) data (Figure 3). #### Acknowledge During the 9<sup>th</sup> clock cycle following every byte sent to the bus, the transmitter releases the SDA line, allowing the receiver to respond. The receiver then either acknowledges (ACK) by pulling SDA LOW, or does not acknowledge (NoACK) by letting SDA stay HIGH (Figure 4). Bus timing is illustrated in Figure 5. Figure 2. Start/Stop Timing Figure 3. Slave Address Bits \* The devices in WLCSP 4-bumps respond only to the Slave Address with A2 A1 A0 = 000. Figure 4. Acknowledge Timing Figure 5. Bus Timing ## WRITE OPERATIONS Byte Write To write data to memory, the Master creates a START condition on the bus and then broadcasts a Slave address with the $R/\overline{W}$ bit set to '0'. The Master then sends two address bytes and a data byte and concludes the session by creating a STOP condition on the bus. The Slave responds with ACK after every byte sent by the Master (Figure 6). The STOP starts the internal Write cycle, and while this operation is in progress ( $t_{WR}$ ), the SDA output is tri-stated and the Slave does not acknowledge the Master (Figure 7). #### **Page Write** The Byte Write operation can be expanded to Page Write, by sending more than one data byte to the Slave before issuing the STOP condition (Figure 8). Up to 32 distinct data bytes can be loaded into the internal Page Write Buffer starting at the address provided by the Master. The page address is latched, and as long as the Master keeps sending data, the internal byte address is incremented up to the end of page, where it then wraps around (within the page). New data can therefore replace data loaded earlier. Following the STOP, data loaded during the Page Write session will be written to memory in a single internal Write cycle (t<sub>WR</sub>). #### **Acknowledge Polling** As soon (and as long) as internal Write is in progress, the Slave will not acknowledge the Master. This feature enables the Master to immediately follow-up with a new Read or Write request, rather than wait for the maximum specified Write time ( $t_{WR}$ ) to elapse. Upon receiving a NoACK response from the Slave, the Master simply repeats the request until the Slave responds with ACK. #### **Hardware Write Protection** With the WP pin held HIGH, the entire memory is protected against Write operations. If the WP pin is left floating or is grounded, it has no impact on the Write operation. The state of the WP pin is strobed on the last falling edge of SCL immediately preceding the 1<sup>st</sup> data byte (Figure 9). If the WP pin is HIGH during the strobe interval, the Slave will not acknowledge the data byte and the Write request will be rejected. #### **Delivery State** The CAT24C64B is shipped erased, i.e., all bytes are FFh. Figure 6. Byte Write Sequence Figure 7. Write Cycle Timing Figure 8. Page Write Sequence Figure 9. WP Timing #### **READ OPERATIONS** #### **Immediate Read** To read data from memory, the Master creates a START condition on the bus and then broadcasts a Slave address with the $R/\overline{W}$ bit set to '1'. The Slave responds with ACK and starts shifting out data residing at the current address. After receiving the data, the Master responds with NoACK and terminates the session by creating a STOP condition on the bus (Figure 10). The Slave then returns to Standby mode. #### Selective Read To read data residing at a specific address, the selected address must first be loaded into the internal address register. This is done by starting a Byte Write sequence, whereby the Master creates a START condition, then broadcasts a Slave address with the $R/\overline{W}$ bit set to '0' and then sends two address bytes to the Slave. Rather than completing the Byte Write sequence by sending data, the Master then creates a START condition and broadcasts a Slave address with the $R/\overline{W}$ bit set to '1'. The Slave responds with ACK after every byte sent by the Master and then sends out data residing at the selected address. After receiving the data, the Master responds with NoACK and then terminates the session by creating a STOP condition on the bus (Figure 11). #### **Sequential Read** If, after receiving data sent by the Slave, the Master responds with ACK, then the Slave will continue transmitting until the Master responds with NoACK followed by STOP (Figure 12). During Sequential Read the internal byte address is automatically incremented up to the end of memory, where it then wraps around to the beginning of memory. Figure 10. Immediate Read Sequence and Timing Figure 11. Selective Read Sequence Figure 12. Sequential Read Sequence #### **PACKAGE DIMENSIONS** **SOIC 8, 150 mils** CASE 751BD-01 ISSUE O | SYMBOL | MIN | NOM | MAX | |--------|------|----------|------| | А | 1.35 | | 1.75 | | A1 | 0.10 | | 0.25 | | b | 0.33 | | 0.51 | | С | 0.19 | | 0.25 | | D | 4.80 | | 5.00 | | Е | 5.80 | | 6.20 | | E1 | 3.80 | | 4.00 | | е | | 1.27 BSC | | | h | 0.25 | | 0.50 | | L | 0.40 | | 1.27 | | θ | 0° | | 8° | **TOP VIEW** **END VIEW** #### Notes: - (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012. #### **PACKAGE DIMENSIONS** TSSOP8, 4.4x3 CASE 948AL-01 ISSUE O | SYMBOL | MIN | NOM | MAX | | |--------|----------|------|------|--| | Α | | | 1.20 | | | A1 | 0.05 | | 0.15 | | | A2 | 0.80 | 0.90 | 1.05 | | | b | 0.19 | | 0.30 | | | С | 0.09 | | 0.20 | | | D | 2.90 | 3.00 | 3.10 | | | Е | 6.30 | 6.40 | 6.50 | | | E1 | 4.30 | 4.40 | 4.50 | | | е | 0.65 BSC | | | | | L | 1.00 REF | | | | | L1 | 0.50 | 0.60 | 0.75 | | | θ | 0° | | 8° | | SIDE VIEW #### Notes: - (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MO-153. #### **PACKAGE DIMENSIONS** #### **UDFN8, 2x3 EXTENDED PAD** CASE 517AZ-01 ISSUE O **TOP VIEW** SIDE VIEW **BOTTOM VIEW** | SYMBOL | MIN | NOM | MAX | | |--------|-----------|------|------|--| | Α | 0.45 | 0.50 | 0.55 | | | A1 | 0.00 | 0.02 | 0.05 | | | A3 | 0.127 REF | | | | | b | 0.20 | 0.25 | 0.30 | | | D | 1.95 | 2.00 | 2.05 | | | D2 | 1.35 | 1.40 | 1.45 | | | E | 2.95 | 3.00 | 3.05 | | | E2 | 1.25 | 1.30 | 1.35 | | | е | 0.50 REF | | | | | L | 0.25 | 0.30 | 0.35 | | - (1) All dimensions are in millimeters.(2) Refer JEDEC MO-236/MO-252. **FRONT VIEW** **DETAIL A** #### **PACKAGE DIMENSIONS** #### WLCSP4, 0.76x0.76 CASE 567JY ISSUE O - NOTES: 1. DIMENSIONING AND TOLERANCING PER - Indivensioning and otherwicing per ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS. | | MILLIMETERS | | | | | | | |-----|-------------|--------|--|--|--|--|--| | DIM | MIN MAX | | | | | | | | Α | | 0.35 | | | | | | | A1 | 0.0415 | 0.0715 | | | | | | | A2 | 0.255 | REF | | | | | | | A3 | 0.025 REF | | | | | | | | b | 0.15 0.10 | | | | | | | | D | 0.76 BSC | | | | | | | ## RECOMMENDED SOLDERING FOOTPRINT\* 0.76 BSC 0.40 BSC DIMENSIONS: MILLIMETERS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### ORDERING INFORMATION | Device Order Number | Specific<br>Device<br>Marking | Package Type | Temperature Range | Lead Finish | Shipping | |---------------------|-------------------------------|--------------------------|------------------------------------|-------------|------------------------------------| | CAT24C64BWI-GT3 | 24C64G | SOIC-8, JEDEC | I = Industrial<br>(-40°C to +85°C) | NiPdAu | Tape & Reel,<br>3,000 Units / Reel | | CAT24C64BYI-GT3 | C64G | TSSOP-8 | I = Industrial<br>(-40°C to +85°C) | NiPdAu | Tape & Reel,<br>3,000 Units / Reel | | CAT24C64BHU4I-GT3 | C6L | UDFN-8 | I = Industrial<br>(-40°C to +85°C) | NiPdAu | Tape & Reel,<br>3,000 Units / Reel | | CAT24C64BC4CTR | TBD | WLCSP-4<br>with Die Coat | I = Industrial<br>(-40°C to +85°C) | SnAg | Tape & Reel,<br>5,000 Units / Reel | - 9. All packages are RoHS-compliant (Lead-free, Halogen-free). - 10. The standard lead finish is NiPdAu. - 11. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office. - 12. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. - 13. For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at www.onsemi.com - 14. Caution: The EEPROM devices delivered in WLCSP must never be exposed to ultra violet light. When exposed to ultra violet light the EEPROM cells lose their stored data. ON Semiconductor is licensed by Philips Corporation to carry the I<sup>2</sup>C Bus Protocol. ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative