# **5.5V ESD Protection Diode**

## Micro-Packaged Diodes for ESD Protection

The ESDM3551 is designed to protect voltage sensitive components that require low capacitance from ESD and transient voltage events. Excellent clamping capability, low capacitance, low leakage, and fast response time, make these parts ideal for ESD protection on designs where board space is at a premium.

#### **Features**

- Low Clamping Voltage
- Small Body Outline Dimensions:
  - 0201: 0.62 mm x 0.32 mm
  - 0402: 1.00 mm x 0.60 mm
- Low Body Height: 0.3 mm
- Stand-off Voltage: 5.5 V
- IEC61000-4-2 Level 4 ESD Protection
- SZESDM3551MX2WT5G\* Wettable Flanks Device for optimal Automated Optical Inspection (AOI) (\*Product Release in Q4 2019)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- USB ID Line Protection
- µSD Card Protection
- Audio Line Protection
- GPIO

#### **MAXIMUM RATINGS**

| Rating                                                                                                            | Symbol                            | Value                           | Unit       |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------|------------|
| IEC 61000-4-2 Contact IEC 61000-4-2 Air ISO 10605 150 pF/2 kΩ ISO 10605 330 pF/2 kΩ ISO 10605 330 pF/330 $\Omega$ | ESD                               | ±30<br>±30<br>±30<br>±30<br>±30 | kV         |
| Total Power Dissipation on FR-5 Board (Note 1) @ T <sub>A</sub> = 25°C Thermal Resistance, Junction-to-Ambient    | $P_{D}$ $R_{	hetaJA}$             | 250<br>400                      | mW<br>°C/W |
| Junction and Storage Temperature Range                                                                            | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                     | °C         |
| Lead Solder Temperature – Maximum (10 Second Duration)                                                            | TL                                | 260                             | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.



## ON Semiconductor®

www.onsemi.com



#### MARKING DIAGRAMS



#### X3DFN2 (0201) CASE 152AF



= Specific Device Code (Rotated 270°)M = Date Code





X2DFN2 (0402) CASE 714AB

JJ = Specific Device Code

M = Date Code



X2DFNW2 CASE 711BG



XX = Specific Device Code

M = Date Code

#### **ORDERING INFORMATION**

| Device            | Package              | Shipping <sup>†</sup>  |
|-------------------|----------------------|------------------------|
| ESDM3551MXT5G     | X3DFN2<br>(Pb-Free)  | 10000 /<br>Tape & Reel |
| ESDM3551N2T5G     | X2DFN2<br>(Pb-Free)  | 8000 / Tape<br>& Reel  |
| SZESDM3551N2T5G   | X2DFN2<br>(Pb-Free)  | 8000 / Tape<br>& Reel  |
| SZESDM3551MX2WT5G | X2DFNW2<br>(Pb-Free) | 8000 / Tape<br>& Reel  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

See Application Note AND8308/D for further description of survivability specs.

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| ` ''                                                              | •                                  |  |
|-------------------------------------------------------------------|------------------------------------|--|
| Symbol                                                            | Parameter                          |  |
| I <sub>PP</sub>                                                   | Maximum Reverse Peak Pulse Current |  |
| V <sub>C</sub>                                                    | Clamping Voltage @ I <sub>PP</sub> |  |
| $V_{RWM}$                                                         | Working Peak Reverse Voltage       |  |
| I <sub>R</sub> Maximum Reverse Leakage Current @ V <sub>RWM</sub> |                                    |  |
| V <sub>BR</sub> Breakdown Voltage @ I <sub>T</sub>                |                                    |  |
| I <sub>T</sub>                                                    | Test Current                       |  |

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.



### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                        | Symbol           | Conditions                                                                       | Min | Тур  | Max | Unit |
|----------------------------------|------------------|----------------------------------------------------------------------------------|-----|------|-----|------|
| Reverse Working Voltage          | V <sub>RWM</sub> |                                                                                  |     |      | 5.5 | V    |
| Breakdown Voltage (Note 2)       | V <sub>BR</sub>  | I <sub>T</sub> = 1 mA                                                            | 5.6 |      | 7.0 | V    |
| Reverse Leakage Current          | I <sub>R</sub>   | V <sub>RWM</sub> = 5.5 V                                                         |     |      | 0.1 | μΑ   |
| Clamping Voltage (Note 3)        | V <sub>C</sub>   | Ipp = 1 A                                                                        |     |      | 6.0 | V    |
| Clamping Voltage (Note 3)        | V <sub>C</sub>   | Ipp = 8 A                                                                        |     |      | 8.2 | ٧    |
| Peak Pulse Current (Note 3)      | I <sub>PP</sub>  | t <sub>P</sub> = 8/20 μs                                                         | 9.9 |      |     | Α    |
| Clamping Voltage<br>TLP (Note 4) | V <sub>C</sub>   | Ipp = 16 A Signal   IEC 61000-4-2 Level 4 equivalent (±8 kV Contact, ±15 kV Air) |     | 7.5  |     | ٧    |
| Junction Capacitance             | CJ               | V <sub>R</sub> = 0 V, f = 1 MHz                                                  |     |      | 21  | pF   |
| Dynamic Resistance               | R <sub>DYN</sub> | TLP Pulse                                                                        |     | 0.11 |     | Ω    |
| Insertion Loss                   |                  | f = 10 MHz                                                                       |     | 0.01 |     | dB   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1.
- Non-repetitive current pulse at T<sub>A</sub> = 25°C, per IEC61000-4-5 waveform.
   ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 4 \text{ ns}$ , averaging window;  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

#### TYPICAL CHARACTERISTICS



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

### **TYPICAL CHARACTERISTICS**





Figure 4. CV Characteristics



Figure 5. RF Insertion Loss

Figure 6. Capacitance over Frequency



Figure 7. Positive TLP I-V Curve

Figure 8. Negative TLP I-V Curve







Figure 10. Negative Clamping Voltage vs. Peak Pulse Current (tp = 8/20  $\mu$ s)

## IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 11. IEC61000-4-2 Spec



Figure 12. Diagram of ESD Test Setup

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage

at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 13. 8 X 20  $\mu s$  Pulse Waveform

## Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 14. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 15 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 14. Simplified Schematic of a Typical TLP System



Figure 15. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### **PACKAGE DIMENSIONS**

#### X3DFN2, 0.62x0.32, 0.355P, (0201) CASE 152AF **ISSUE A**







- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN MAX     |      |  |
| Α   | 0.25        | 0.33 |  |
| A1  |             | 0.05 |  |
| b   | 0.22        | 0.28 |  |
| D   | 0.58        | 0.66 |  |
| Е   | 0.28        | 0.36 |  |
| е   | 0.355 BSC   |      |  |
| L2  | 0.17        | 0.23 |  |

#### **RECOMMENDED MOUNTING FOOTPRINT\***



See Application Note AND8398/D for more mounting details

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Some products may not follow the Generic Marking.

#### **PACKAGE DIMENSIONS**

# X2DFN2 1.0x0.6, 0.65P, (0402) CASE 714AB ISSUE B







**BOTTOM VIEW** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. EXPOSED COPPER ALLOWED AS SHOWN.

|     | MILLIMETERS |      |      |  |  |
|-----|-------------|------|------|--|--|
| DIM | MIN NOM MAX |      |      |  |  |
| Α   | 0.34        | 0.37 | 0.40 |  |  |
| A1  |             | 0.03 | 0.05 |  |  |
| b   | 0.45        | 0.50 | 0.55 |  |  |
| D   | 0.95        | 1.00 | 1.05 |  |  |
| E   | 0.55        | 0.60 | 0.65 |  |  |
| е   | 0.65 BSC    |      |      |  |  |
| L   | 0.20        | 0.25 | 0.30 |  |  |

## **RECOMMENDED SOLDER FOOTPRINT\***



**DIMENSIONS: MILLIMETERS** 

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking.
Pb–Free indicator, "G" or microdot " ■",
may or may not be present. Some products may not follow the Generic Marking.

#### PACKAGE DIMENSIONS

#### X2DFNW2 1.0x0.6, 0.65P CASE 711BG **ISSUE B**



#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & APPLIES TO THE PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 FROM THE TERMINAL TIP.

|     | MILLIMETERS |       |      |  |
|-----|-------------|-------|------|--|
| DIM | MIN         | NOM   | MAX  |  |
| Α   | 0.34        | 0.37  | 0.40 |  |
| A1  |             |       | 0.05 |  |
| b   | 0.45        | 0.50  | 0.55 |  |
| D   | 0.90        | 1.00  | 1.10 |  |
| D1  |             | 0.0   |      |  |
| E   | 0.50        | 0.60  | 0.70 |  |
| е   | 0.65 BSC    |       |      |  |
| L   | 0.22 REF    |       |      |  |
| L1  | 0.24        | 0.285 | 0.34 |  |



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. Coverage may be accessed at <a href="https://www.onsemi.com/site/par/-atent\_-warking.pgr">www.onsemi.com/site/par/-atent\_-warking.pgr</a>. On Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative