# Secondary Side Synchronous Rectifier Controller for Flyback Converters

### Descriptions

The FAN6292CMX is a secondary-side synchronous rectifier (SR) controller for an isolated flyback converter operating in Discontinuous Conduction Mode (DCM). The adaptive dead time control algorithm minimizes the body diode conduction of SR MOSFET while guaranteeing stable and robust SR operation against noise and disturbance caused by the circuit parasitic.

When pair with FAN1080, PSR controller, FAN6292CMX can execute functions that are more valuable. Dynamic Response Enhancement (DRE) awakes primary controller quickly during load transient thus improves voltage dip.

FAN6292C are also source only USB Type–C controllers which are optimized for mobile chargers and power adapters. It supports standard 3 A VBUS current level is compatible as a load switch, and helps to reduce BOM cost.

### Features

- Support Discontinuous Conduction Modes (DCM) and Boundary Conduction Mode (BCM)
- Adaptive Turn–Off Dead Time Tuning for General SR MOSFET Application
- Turn-On Trigger Blanking Time (Minimum Gate OFF Time) for Improved Noise Immunity
- Dynamic Response Enhancement (DRE) Function to Improve System Dynamic Response
- Type-C Control for Standard 3 A VBUS Current Level
- N-Channel MOSFET Control as a Load Switch for USB Type-C
- Minimum Turn–On Delay (20 ns)
- Supporting General Output Voltage (VIN) Range : 3.25 V ~ 20 V for LDO Input
- Fewest External Component Allowed

### Applications

- Travel Adapter for Smart Phones, Feature Phones and Tablet PCs
- AC-DC Adapters for Portable Devices that Require CV/CC Control
- IoT Power Applications



### **ON Semiconductor®**

www.onsemi.com



SOIC8 CASE 751EB









### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

### PACKAGE MARKING AND ORDERING INFORMATION

| Part Number | Operating Temperature | Package                | Packing Method   |
|-------------|-----------------------|------------------------|------------------|
| FAN6292CMX  | −40 to 85°C           | 8-Lead, SOIC (Pb-Free) | 2500/Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.









### **Table 1. PIN FUNCTION DESCRIPTION**

| Pin # | Name  | Description                                                                                                                                                                                                             |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | DRAIN | Synchronous rectifier drain sense input.                                                                                                                                                                                |
| 2     | LGATE | Load switch controlling.                                                                                                                                                                                                |
| 3     | VIN   | <b>Input voltage pin.</b> This pin is connected to the output of the adaptor to monitor its output voltage and supply internal bias. IC operating current, and MOSFET gate drive current are supplied through this pin. |
| 4     | CC1   | <b>Configuration Channel 1.</b> This pin is used to detect connections of Type–C cables and connectors. It is tied to the USB–C CC1.                                                                                    |
| 5     | CC2   | <b>Configuration Channel 2.</b> This pin is used to detect connections of Type–C cables and connectors. It is tied to the USB–C CC2.                                                                                    |
| 6     | VDD   | Internal regulator 5 V output and gate drive power supply rail. Bypass with 1uF capacitor to GND.                                                                                                                       |
| 7     | GATE  | Gate driver output.                                                                                                                                                                                                     |
| 8     | GND   | Ground.                                                                                                                                                                                                                 |

### Table 2. ABSOLUTE MAXIMUM RATINGS

| Symbol             | Parameter                                                       | Value       | Unit |
|--------------------|-----------------------------------------------------------------|-------------|------|
| V <sub>IN</sub>    | Power Supply Pin Voltage                                        | -0.3 to 20  | V    |
| V <sub>DRAIN</sub> | Drain Sense Pin Voltage                                         | -1 to 65    | V    |
| V <sub>LGATE</sub> | LGATE PIN Voltage                                               | -0.3 to 20  | V    |
| V <sub>DD</sub>    | Internal Regulator Pin Voltage                                  | –0.3 to 6.5 | V    |
| V <sub>GATE</sub>  | Gate Pin Voltage                                                | –0.3 to 6.5 | V    |
| V <sub>CC1</sub>   | CC1 Pin Input Voltage                                           | –0.3 to 6.0 | V    |
| V <sub>CC2</sub>   | CC2 Pin Input Voltage                                           | –0.3 to 6.0 | V    |
| PD                 | Power Dissipation (T <sub>A</sub> = 25°C)                       | 0.651       | W    |
| ТJ                 | Operation Junction Temperature                                  | -40 to 125  | °C   |
| T <sub>STG</sub>   | Storage Temperature Range                                       | –60 to 150  | °C   |
| ΤL                 | Lead Temperature (Soldering) 10 Seconds                         | 260         | °C   |
| ESD                | Electrostatic Discharge Capability – Charged Device Model (CDM) | 0.5         | kV   |
|                    | Electrostatic Discharge Capability – Human Body Model (HBM)     | 2           | 1    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
All voltage values, except differential voltages, are given with respect to the GND pin.
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.

3. Meets JEDEC standards JS-001-2012 and JESD 22-C101.

### **Table 3. THERMAL CHARACTERISTICS**

| Symbol        | Parameter                             | Min   | Unit |
|---------------|---------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance | 150.9 | °C/W |
| $\theta_{JT}$ | Junction-to-Top Thermal Impedance     | 13.4  | °C/W |

4.  $T_A = 25^{\circ}C$  unless otherwise specified.

### **Table 4. RECOMMENDED OPERATING RANGES**

| Symbol             | Parameter         | Min | Max  | Unit |
|--------------------|-------------------|-----|------|------|
| V <sub>DRAIN</sub> | Drain Pin Voltage | -1  | 60   | V    |
| V <sub>IN</sub>    | VIN Pin Voltage   | 3.5 | 20   | V    |
| V <sub>LGATE</sub> | LGATE Pin Voltage | 0   | 19.5 | V    |
| V <sub>GATE</sub>  | GATE Pin Voltage  | 0   | 5.5  | V    |

### Table 4. RECOMMENDED OPERATING RANGES (continued)

| Symbol            | Parameter           | Min | Max | Unit |
|-------------------|---------------------|-----|-----|------|
| V <sub>DD</sub>   | VDD Pin Voltage     | 3.1 | 5.5 | V    |
| $V_{CC1}/V_{CC2}$ | CC1/CC2 Pin Voltage | 0   | 5.8 | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### Table 5. ELECTRICAL CHARACTERISTICS

 $V_{IN}$  = 5.5 V and  $T_A$  =  $-40^\circ C$  to 125°C unless otherwise noted.

| Symbol                 | Parameter                                               | Test Conditions                                                              | Min  | Тур  | Max  | Unit   |
|------------------------|---------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|--------|
| VDD SECTIO             | DN                                                      |                                                                              |      |      |      |        |
| V <sub>IN-ON</sub>     | Turn-On Threshold                                       | V <sub>IN</sub> rising                                                       | 3.06 | 3.15 | 3.25 | V      |
| V <sub>IN-OFF</sub>    | Turn-Off Threshold                                      | V <sub>IN</sub> falling                                                      | 2.78 | 2.9  | 3.05 | V      |
| I <sub>IN-OP</sub>     | Operating Current                                       | $f_{SW}$ = 100 kHz, $C_{GATE}$ = 3.3 nF, $V_{IN}$ = 5 V                      |      | 2.5  | 3.2  | mA     |
| POWER SUP              | PPLY SECTION                                            |                                                                              |      |      |      |        |
| V <sub>DD</sub>        | Internal LDO Output Voltage                             | V <sub>IN</sub> = 20 V                                                       | 5.0  | 5.25 | 5.5  | V      |
| V <sub>DO</sub>        | Dropout Voltage of LDO                                  | I <sub>OUT</sub> = 10 mA, V <sub>IN</sub> = 3.3 V                            |      |      | 0.3  | V      |
| DRAIN VOLT             | AGE SENSING SECTION                                     | <u>.</u>                                                                     |      |      | •    |        |
| V <sub>OSI</sub>       | Comparator Input Offset Voltage<br>(Note 5)             | Internal Design Suggestion                                                   | -1   | 0    | 1    | mV     |
| V <sub>TH-ON</sub>     | Turn-On Threshold Voltage                               | $R_{DRAIN} = 0 \Omega$ (includes comparator input offset voltage)            | -250 | -200 | -150 | mV     |
| t <sub>SLO-DIS</sub>   | Slope Detection Disable Criteria<br>(Note 7)            |                                                                              | 53   | 58   | 63   | μs     |
| t <sub>SLO-HYS</sub>   | Slope Detection Disable Criteria<br>Hysteresis (Note 5) |                                                                              |      | 8    |      | μs     |
| t <sub>ON-DLY</sub>    | Turn On Delay (Note 5)                                  | With 50 mV overdrive From $V_{TH-ON}$ to Gate voltage over 1 V               |      | 20   |      | ns     |
| V <sub>TH-OFF</sub>    | Turn-Off Threshold Tuning Range                         |                                                                              | -5   |      | 5    | mV     |
| t <sub>OFF-DLY</sub>   | Comparator Delay for V <sub>TH-OFF</sub><br>(Note 5)    | With 0 mV overdrive<br>From V <sub>TH-OFF</sub> to Gate voltage equal<br>1 V |      | 20   |      | ns     |
| V <sub>TH-ARM</sub>    | Gate Re-arming Threshold                                | VIN = 5 V (typically 0.7 V <sub>DD</sub> )                                   | 3.3  | 3.5  | 3.7  | V      |
| t <sub>ARM</sub>       | Gate Re-arming Time for Slope<br>Detection (Note 5)     |                                                                              | 70   | 85   | 100  | ns     |
| V <sub>TH-HGH</sub>    | Slope Detection High Threshold<br>(Note 5)              |                                                                              | 0.4  | 0.5  | 0.6  | V      |
|                        | N-TIME AND MINIMUM OFF-TIME SEC                         | TION                                                                         |      |      |      |        |
| t <sub>ON-MIN</sub>    | Minimum On-Time                                         | t <sub>S</sub> < (t <sub>SLO-DIS</sub> - t <sub>SLO-HYS</sub> )              | 2.16 | 2.4  | 2.64 | μs     |
| t <sub>ON-MIN-L</sub>  | Minimum On-Time at Light Load                           | $t_S \ge t_{SLO-DIS}$                                                        | 1.50 | 1.65 | 1.80 | μs     |
| N <sub>ON-MIN-ST</sub> | Minimum t <sub>ON</sub> Cycles during Start-up          |                                                                              |      | 3    |      | Cycles |
| t <sub>OFF-MIN-L</sub> | Minimum Off-Time (Note 6)                               | t <sub>S</sub> < (t <sub>SLO-DIS</sub> – t <sub>SLO-HYS</sub> )              | 1.53 | 1.70 | 1.87 | μs     |
| t <sub>OFF-MIN-H</sub> | Minimum On–Time at Light Load<br>(Note 6)               | $t_{S} \ge t_{SLO-DIS}$                                                      | 3.6  | 4    | 4.4  | μs     |
| DEAD TIME              | CONTROL SECTION                                         |                                                                              |      |      |      | •      |
| t <sub>DEAD</sub>      | Dead Time Self-Tuning Target<br>(Note 5)                | From GATE OFF to $V_{\mbox{DRAIN}}$ rising above 0.5 V                       | 170  | 200  | 230  | ns     |
|                        |                                                         |                                                                              |      |      | 1    |        |

### Table 5. ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 5.5 V and  $T_A$  = –40°C to 125°C unless otherwise noted.

| Symbol                              | Parameter                                        | Test Conditions                                                            | Min  | Тур  | Max  | Unit |
|-------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| TYPE-C SEC                          | CTION                                            |                                                                            |      |      |      |      |
| V <sub>LGATE</sub> -ON              | Drain Pin Threshold Voltage for<br>LGATE Turn On |                                                                            | 6.8  | 7.5  | 8.2  | V    |
| I <sub>P-CC1</sub>                  | Source Current on CC1 Pin                        | V <sub>IN</sub> = 5 V, V <sub>CC1</sub> = 0 V                              | 304  | 330  | 356  | μA   |
| I <sub>P-CC2</sub>                  | Source Current on CC2 Pin                        | V <sub>IN</sub> = 5 V, V <sub>CC2</sub> = 0 V                              | 304  | 330  | 356  | μA   |
| Z <sub>OPEN-CC1</sub>               | Input Impedance on CC1 Pin                       |                                                                            | 126  |      |      | kΩ   |
| Z <sub>OPEN-CC2</sub>               | Input Impedance on CC2 Pin                       |                                                                            | 126  |      |      | kΩ   |
| V <sub>RA-CC1</sub>                 | Ra Impedance Detection Threshold<br>on CC1 Pin   | $V_{\text{IN}}$ = 5 V, $V_{\text{CC2}}$ = 0 V, decreasing $V_{\text{CC1}}$ | 0.75 | 0.80 | 0.85 | V    |
| V <sub>RA-CC2</sub>                 | Ra Impedance Detection Threshold<br>on CC2 Pin   | $V_{\text{IN}}$ = 5 V, $V_{\text{CC1}}$ = 0 V, decreasing $V_{\text{CC2}}$ | 0.75 | 0.80 | 0.85 | V    |
| V <sub>RD-CC1</sub>                 | Rd Impedance Detection Threshold<br>on CC1 Pin   | $V_{\text{IN}}$ = 5 V, $V_{\text{CC2}}$ = 0 V, increasing $V_{\text{CC1}}$ | 2.45 | 2.60 | 2.75 | V    |
| V <sub>RD-CC2</sub>                 | Rd Impedance Detection Threshold<br>on CC2 Pin   | $V_{\text{IN}}$ = 5 V, $V_{\text{CC1}}$ = 0 V, increasing $V_{\text{CC2}}$ | 2.45 | 2.60 | 2.75 | V    |
| t <sub>CC-Detach-</sub><br>Debounce | UFP Detachment Debounce Time                     | $V_{\text{IN}}$ = 5 V, $V_{\text{CC2}}$ = 0 V, decreasing $V_{\text{CC1}}$ | 10   | 15   | 20   | ms   |
| t <sub>CC-Attach-</sub><br>Debounce | UFP Attachment Debounce Time                     | $V_{\text{IN}}$ = 5 V, $V_{\text{CC2}}$ = 0 V, increasing $V_{\text{CC1}}$ | 100  | 150  | 200  | ms   |
| V <sub>INGATE</sub>                 | LGATE High Voltage for Load Switch<br>Control    | V <sub>IN</sub> = 5 V                                                      | 8    |      | 11   | V    |
| DRE SECTIO                          | DN                                               |                                                                            | •    | •    | •    | -    |
| V <sub>DRE</sub>                    | VIN Pin DRE Function Trigger Level<br>(Note 6)   | $VIN = 5.5 \ V \rightarrow 4.5 \ V$                                        | 4.68 | 4.78 | 4.85 | V    |

| VDRE                | (Note 6)                            | $VIIV = 5.5 V \rightarrow 4.5 V$                                  | 4.08 | 4.78 | 4.80 | v  |
|---------------------|-------------------------------------|-------------------------------------------------------------------|------|------|------|----|
| t <sub>DREI</sub>   | DRE Current Sinking Period (Note 5) | $VIN = 5.5 \text{ V} \rightarrow 4.5 \text{ V}$                   | 1.2  | 1.5  | 1.8  | μs |
| t <sub>DRE-EN</sub> | DRE Enable Period                   | $VIN = 5.5 \text{ V} \rightarrow 4.5 \text{ V}$                   | 64   | 72   | 80   | μs |
| t <sub>RE-ARM</sub> | DRE Re-arm Period                   | $VIN = 5.5 \text{ V} \rightarrow 4.5 \text{ V}$                   |      | 4    |      | μs |
| I <sub>DRE</sub>    | DRE Sinking Current                 | Maximum I <sub>DRE</sub> cycle are 14 every gate switching cycles | 50   |      |      | mA |

#### **OUTPUT DRIVER SECTION**

| V <sub>OL</sub> | Gate Low Voltage  | V <sub>IN</sub> = 6 V                                         |     | 0.25 | V  |
|-----------------|-------------------|---------------------------------------------------------------|-----|------|----|
| V <sub>OH</sub> | Gate High Voltage | V <sub>IN</sub> = 6 V                                         | 4.9 |      | V  |
| t <sub>R</sub>  | Gate Rise Time    | $V_{IN}$ = 6 V, $C_L$ = 3300 pF, GATE = 1 V $\rightarrow$ 4 V |     | 90   | ns |
| t <sub>F</sub>  | Gate Fall Time    | $V_{IN}$ = 6 V, $C_L$ = 3300 pF, GATE = 4 V $\rightarrow$ 1 V |     | 30   | ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Guaranteed by Design.

Specification operation temperature range -5°C to 85°C.
 Specification operation temperature range -5°C to 50°C.

### **TYPICAL PERFORMANCE CHARACTERISTICS**



### TYPICAL PARFORMANCE CHARACTERISTICS (continued)



**TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

#### 1,04 1,02 V<sub>NGATE</sub>, Normalized 1,00 0,98 0,96 0,94 0,92 -30 -15 25 50 85 100 -40 0 75 125 Temperature (°C) Figure 15. LGATE High Level Voltage (V<sub>NGATE</sub>) vs. Temperature



(I<sub>P-CC1/CC2</sub>) vs. Temperature

### FUNCTIONAL DESCRIPTION

#### Overview

For an ideal circuit operation, the SR control algorithm of FAN6292C is very straightforward. FAN6292C controls the SR MOSFET based on the instantaneous Drain-to-Source voltage as illustrated in Figure 17. When the body diode starts conducting, the drain-to-source voltage drops below the turn-on threshold ( $V_{TH-ON}$ ) which triggers the turn-on of the gate. Then the product of  $R_{DS_ON}$  and instantaneous SR current determines the Drain-to-Source voltage. When the drain-to-source voltage reaches the turn-off threshold ( $V_{TH-OFF}$ ) as SR MOSFET current decreases to near zero, FAN6292C turns off the gate. If the turn off threshold ( $V_{TH-OFF}$ ) is very close to zero, the turn off dead time can be minimized.



Figure 17. SR MOSFET Operation Waveforms (Ideal Case)

### SR Turn-On Algorithm

As the diagram shown in Figure 18, the turn-on of SR GATE is triggered by the three input signals of AND gate. The first input signal is TURN\_ON\_ALLOW signal, which is given after  $t_{OFF-MIN}$  from the falling edge of  $V_{GS.SR}$  signal. The second input is the TURN\_ON\_TRG signal, which is enabled after DRAIN pin voltage drops below  $V_{TH_ON}$ . The third signal is  $t_{ARM}$  which allows turn-on trigger only when SR drain voltage drops fast with a large slope, preventing SR from triggering by the drain resonance voltage in DCM operation.

#### SR Turn-Off Algorithm

As diagram shown in Figure 19, the turn-off of SR GATE is triggered by turn off signal, which is enabled when  $V_{DS,SR} > V_{TH OFF.}$ 



Figure 18. SR Turn-On Algorithm





### **Slope Detection**

FAN6292C checks SR drain voltage falling slope to distiguish primary FET off instant from the resonant curve. Continuously sees the time gap between SR drain voltage touches  $V_{TH-ARM}$  and  $V_{TH-ON}$ , this is compared with the internal fixed time of  $t_{ARM}$ , gate is only turn on when the time gap is less than  $t_{ARM}$  described at Figure 20.



Figure 20. Slope Detection Timing Chart

Slope detection is good for identification SR on instance from the resonance, however, system configuration may give huge impact on the SR drain voltage so slope detection is not always good way for gate ON identification especially at light load. Due to this at light load, slope detection is enabled or disabled depend on period of Gate switching cycles ( $t_S$ ) as below:

- $t_S < (t_{SLO-DIS} t_{SLO-HYS})$ : continually enable slope detection when  $t_S$  is decreasing
- t<sub>S</sub> ≥ t<sub>SLO-DIS</sub>: basically slope detection is disabled and only enabled after gate rising edge until end of t<sub>DRE-EN</sub> when t<sub>S</sub> increasing

Slope detection



Figure 21. Slope Detect Enable/Disable Depend on t<sub>S</sub>

Slope detection



Figure 22. Slope Detect Enable/Disable Depend on f<sub>SW</sub>

### Gate Turn-On

FAN6292C turns on SR FET according to the voltage across SR drain and primary switching period of  $t_S$ . Depending on the  $t_S$ , gate turn on criteria is different and it is as below:

t<sub>S</sub> < t<sub>SLO-DIS</sub>: SR FET ON when both (a) and (b) meet:
 (a) V<sub>DRAIN</sub> falling time from V<sub>TH-ARM</sub> to V<sub>TH-ON</sub> is less than t<sub>ARM</sub>

(b)  $V_{DRAIN} \le V_{TH-ON}$ 

•  $t_S < (t_{SLO-DIS} - t_{SLO-HYS})$ :SR FET ON when meet:  $V_{DRAIN} \le V_{TH-ON}$ 

### Gate Turn-On Blanking Time

FAN6292C supports Primary Side Regulation (PSR) operation with Discontinuous Conduction Mode (DCM) and Boundary Conduction Mode (BCM) and the typical operating of Quasi-Resonant valley switching to make the best balance between efficiency and Electro Magnetic Interference (EMI).

Together with slope detection, FAN6292C has a GATE turn on blanking time to avoid SR FET mis-triggered turn on at the first Quasi-Resonant cycle. Blanking time lengths depend on last Gate-to-Gate pulse period. The resonance period is decided by the parasitic capacitance summed at primary side and magnetizing inductance and normally is fixed once system configured but this changes as load changes, typically getting longer as load decreases. This is caused by the parasitic capacitances varies depending on voltage and stored energy at the transformer.

To corresponds this change, FAN6292C adjust minimum OFF time ( $t_{OFF-MIN}$ ) depend on loading condition. Similar as slope detection, when  $t_S$  is shorter than  $t_{SLO-DIS}$ ,  $t_{OFF-MIN}$  becomes  $t_{OFF-MIN-H}$  and when  $t_S$  is longer than  $t_{SLO-DIS}$  with a hysteresis then  $t_{OFF-MIN}$  becomes  $t_{OFF-MIN-L}$ .



Figure 23. SR Conduction Timing Chart

#### Gate Turn-Off (Dead Time Self Tuning)

SR controller should turn on SR FET until the secondary discharging current become zero to avoid body diode conduction. Because the conduction loss of body diode is much higher than FET conduction loss. Therefore, the OFF dead time between SR off and magnetizing current become zero is recommended to minimized. But too small OFF dead time may raise the risk of SR FET and primary FET turn on simultaneously and too longer OFF dead time deteriorates the primary auxiliary winding voltage and gives impact on the PSR detection function. So proper value of OFF dead time is needed.

It is possible that offset voltages are induced by the stray inductance by the bonding wires inside MOSFET package and PCB layout. Therefore, it is very difficult to maintain the same OFF dead time against all the circuit tolerances and variation of operating condition. In order to control MOSFET turn off when the secondary magnetizing current is near zero, FAN6292C build–in OFF dead time self–tuning, which has adaptively changing internal turn off thresholds. The off threshold,  $V_{TH-OFF}$ , is modulated between 32 steps through internal up/down counter. FAN6292C measures OFF dead time from gate falling edge to drain voltage reaches  $V_{TH-HGH}$  and compares with internal timing threshold t<sub>DEAD</sub>. When t<sub>DEAD\_OFF</sub> > t<sub>DEAD</sub> then internal counter increases one–step and gate turned off a little delayed at next switching cycle.

#### Start-Up Operation

FAN6292C supplies internal circuit power through VIN pin, there is integrate Low Drop Out (LDO) regulator to regulate internal voltage not exceed 5.5 V. In typical application, FAN6292C VIN pin is connect to VBUS of USB port so VIN gradually increases, FAN6292C start operation when VIN touches  $V_{IN-ON}$  and stop operation when VIN drop to  $V_{IN-OFF}$ .

Accordingly, even before FAN6292C start to working, primary side is normally working and it gives impact on the secondary side. When primary FET turns on, the voltage cross over the primary winding becomes AC input voltage and it gives secondary winding voltage based on primary and secondary turn ratio.

Once SR FET drain voltage is generated by the primary switching, the voltage will be divided by the capacitance of SR FET and some amount of voltage can be shown at the SR FET gate as in the Figure 24 and below equation.

$$V_{GS\_SR} = \frac{C_{GD}}{C_{GD} + C_{GS}} \times V_{Drain} \tag{eq. 1}$$

If the divided gate voltage is higher than SR FET urn-on threshold (VGS\_TH) then SR FET can be turned on and this may make primary FET turn on and SR FET turn on simultaneously. In order to avoid mis-turn on SR FET, even before VIN voltage reaches VIN-ON, FAN6292C pulls down the gate voltage to GND by using drain voltage.



Figure 24. Gate Coupling Signal Via Practice Capacitance



Figure 25. Gate Clamping Function Block Before FAN6292C Start–Up Operation

### Dynamic Response Enhancement (DRE)

In PSR system control, the output voltage is regulated through detecting proportional voltage of auxiliary winding (VS) which is reflected from secondary winding. However VS signal can only generate and detects when primary side PWM switched. To get better standby power performance, the switching frequency is decreased to quite low frequency, the output voltage cannot be maintain as load suddenly increases from extremely light load to heavy load.

In order to enhance load transient response time when primary switching frequency is much slower, FAN6292C build–in Dynamic Response Enhancement (DRE) function that continues monitor VIN pin voltage. FAN6292C generate a sinking current pulse from Drain of MOSFET to GND when VIN pin voltage is lower than threshold V<sub>DRE</sub>. The DRE sinking current which period is t<sub>DERI</sub> and current level is I<sub>DRE</sub> at Drain pin. The I<sub>DRE</sub> current flowing loop is depicted in the Figure 26 as a blue line and this informs the primary controller that output voltage drops lower than V<sub>DRE</sub> at any loading condition. In order to give enough detection time window of primary controller FAN6292C enables DRE when primary switching frequency is low enough, FAN6292C starts counting from SR gate rising edge and DRE is enabled when the counted time is longer than  $t_{DRE-EN}$ . DRE function generates sinking current ( $I_{DRE}$ ) for  $t_{DREI}$  every 4us ( $t_{RE-ARM}$ ) until get drain rising edge signal when the primary PWM MOSFET gate turns on. Figure 27 shows DRE function timing chart.



Figure 26. DRE Internal Function Block





#### Type-C Control Function Description

FAN6292C implements Type-C block to enable and disable an external load switch. Internally adapted charge pump lets FAN6292C control N-channel MOSFET as a load switch. It helps whole system be more cost competitive compared to P-channel MOSFET as a load switch.

FAN6292C supports output current up to 3 A. In order to meet Type–C specification, 330  $\mu$ A is applied on CC1 pin and CC2 pin. When Rd (5.1 k $\Omega$ ) is attached on either CC1 or CC2, Load switch is turned–on after 150 ms denounce time. As soon as load switch is enabled, BC1.2 counter is enabled. To acknowledge detachment, it needs 15 ms denounce time. When load switch is turned–off.

#### PCB Layout Guidance

Figure 28 shows the connection path of each loop at secondary side. The PCB layout was recommended as below:

- Path1 is connected between Drain of MOSFET and FAN6292C DRAIN pin, trace length is needed as short as possible. R<sub>DRAIN</sub> could helpful on the drain pin ESD capability but should be less than 30 W to make sure DRE function.
- GND path needs separate as three paths: Path2, Path3 and Path 4. FAN6292C detects Drain to source voltage of SR MOSFET via DRAIN pin and GND pin. Therefore FAN6292C GND pin needs connect to GND of  $C_{01}$ directly then goes to Source of SR MOSFET. The path2 connection should be IC GND  $\rightarrow C_{01} \rightarrow$  Source pin of SR MOSFET. Path 3 is connected to GND of  $C_{01}$ ,  $C_{02}$ , and USB port after Path 2. Path 4 is connected IC GND and all component are needed connect to GND.
- Path 6 is connected secondary winding and SR MOSFET, It's trace length needs as short as possible to avoids switching noise coupling.



Figure 28. PCB Layout Guideline

### PACKAGE DIMENSIONS



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly ori indirectly, any claim of personal injury or death

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative