# **MOSFET** - Power, Single P-Channel, POWERTRENCH® –30 V, –6.8 A, 35 m $\Omega$ # FDMA530PZ # **General Description** This device is designed specifically for battery charge or load switching in cellular handset and other ultraportable applications . It features a MOSFET with low on-state resistance. The WDFN6 (MicroFET $2 \times 2$ ) package offers exceptional thermal performance for its physical size and is well suited to linear mode applications. #### **Features** - Max $r_{DS(on)} = 35 \text{ m}\Omega$ at $V_{GS} = -10 \text{ V}$ , $I_D = -6.8 \text{ A}$ - Max $r_{DS(on)} = 65 \text{ m}\Omega$ at $V_{GS} = -4.5 \text{ V}$ , $I_D = -5.0 \text{ A}$ - Low Profile 0.8 mm Maximum in the New Package WDFN6 (MicroFET 2 × 2 mm) - HBM ESD Protection Level > 3k V Typical (Note 3) - Free from Halogenated Compounds and Antimony Oxides - RoHS Compliant # MOSFET MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | | Ratings | Unit | |-----------------------------------|-----------------------------------------------------|----------------------|----------------|------| | $V_{DS}$ | Drain to Source Voltage | | -30 | V | | $V_{GS}$ | Gate to Source Voltage | | ±25 | V | | I <sub>D</sub> | Drain Current | Continuous (Note 1a) | -6.8 | Α | | | | Pulsed | -24 | | | P <sub>D</sub> | Power | (Note 1a) | 2.4 | W | | | Dissipation | (Note 1b) | 0.9 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating Junction and Storage<br>Temperature Range | | –55 to<br>+150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL CHARACTERITICS | Symbol | Parameter | | Ratings | Unit | |-----------------|--------------------------------------------|-----------|---------|------| | $R_{\theta JA}$ | Thermal Resistance,<br>Junction to Ambient | (Note 1a) | 52 | °C/W | | | Junction to Ambient | (Note 1b) | 145 | | # ON Semiconductor® www.onsemi.com WDFN6 (MicroFET 2 x 2) CASE 511CZ # **MARKING DIAGRAM** &Z&2&K 530 &Z = Assembly Plant Code &2 = Date Code &K = Lot Code 530 = Specific Device Code # **ORDERING INFORMATION** | Device<br>Marking | Device | Package | Shipping <sup>†</sup> | |-------------------|-----------|-------------------------|----------------------------| | 530 | FDMA530PZ | WDFN6<br>(MicroFET 2x2) | 3000 Units/<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## FDMA530PZ # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------|------|-------| | FF CHARAC | TERISTICS | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = -250 \mu A, V_{GS} = 0 V$ | -30 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = -250 μA,<br>referenced to 25°C | | -23 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = -24 V, V <sub>GS</sub> = 0 V | | | -1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 25 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±10 | μΑ | | N CHARACT | ERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = -250 \mu A$ | -1 | -2.1 | -3 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = -250 μA,<br>referenced to 25°C | | 5.4 | | mV/°C | | r <sub>DS(on)</sub> | Static Drain to Source on Resistance | $V_{GS} = -10 \text{ V}, I_D = -6.8 \text{ A}$ | | 30 | 35 | mΩ | | | | $V_{GS} = -4.5 \text{ V}, I_D = -5.0 \text{ A}$ | | 52 | 65 | 1 | | | | $V_{GS} = -10 \text{ V}, I_D = -6.8 \text{ A},$<br>$T_J = 125^{\circ}\text{C}$ | | 43 | 63 | | | 9 <sub>FS</sub> | Forward Transconductance | $V_{DS} = -10 \text{ V}, I_{D} = -6.8 \text{ A}$ | | 17 | | S | | YNAMIC CHA | ARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = -15 \text{ V}, V_{GS} = 0 \text{ V},$ | | 805 | 1070 | pF | | C <sub>oss</sub> | Output Capacitance | f = 1 MHz | | 155 | 210 | | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 | | 130 | 195 | 1 | | Rg | Gate Resistance | | 1 | 18 | 38 | Ω | | WITCHING C | HARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = -15 \text{ V}, I_D = -6.8 \text{ A},$ | | 6 | 12 | ns | | t <sub>r</sub> | Rise Time | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$ | | 21 | 34 | 1 | | t <sub>d(off)</sub> | Turn-Off Delay Time | 1 | | 43 | 69 | | | t <sub>f</sub> | Fall Time | 1 | | 31 | 50 | 1 | | Qg | Total Gate Charge | V <sub>GS</sub> = -10 V | | 16 | 24 | nC | | Qg | Total Gate Charge | V <sub>GS</sub> = -5 V | | 9 | 11 | 1 | | Q <sub>gs</sub> | Gate to Source Gate Charge | V <sub>DD</sub> = −15 V | | 3.1 | | 1 | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | I <sub>D</sub> = -6.8 A | | 4.5 | | 1 | | | CE DIODE CHARACTERISTICS | • | | - | - | - | | I <sub>S</sub> | Maximum Continuous Drain-Source<br>Diode Forward Current | | | | -2 | А | | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_{S} = -2 \text{ A}$ | | -0.8 | -1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>F</sub> = -6.8 A, | | 24 | 36 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | di/dt = 100 A/μS | | 19 | 29 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. $R_{\theta JA}$ is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. a. 52 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper b. 145 °C/W when mounted on a minimum pad of 2 oz copper - 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. - 3. The diode connected between the gate and the source serves only as protection against ESD. No gate overvoltage rating is implied. # FDMA530PZ # TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 3. Normalized On–Resistance vs. Junction Temperature Figure 4. On-Resistance vs. Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward Voltage vs. Source Current # FDMA530PZ # **TYPICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) (continued) Figure 7. Gate Charge Characteristics Figure 8. Capacitance vs. Drain to Source Voltage Figure 9. Gate Leakage Current vs. Gate to Source Voltage Figure 10. Forward Bias Safe Operating Area Figure 11. Single Pulse Maximum Power Dissipation Figure 12. Transient Thermal Response Curve POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. # WDFN6 2x2, 0.65P CASE 511CZ ISSUE O DATE 31 JUL 2016 # RECOMMENDED LAND PATTERN OPT 1 # NOTES: - A. PACKAGE DOES NOT FULLY CONFORM TO JEDEC MO-229 REGISTRATION - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009. - D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN. | DOCUMENT NUMBER: | 98AON13614G | Electronic versions are uncontrolle | | |------------------|---------------------------|----------------------------------------------------------------------|-------------| | STATUS: | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except | ' ' | | NEW STANDARD: | | "CONTROLLED COPY" in red. | | | DESCRIPTION: | WDFN6 2X2, 0.65P | | PAGE 1 OF 2 | | N | Semiconductor® | ON | | |---|----------------|----|--| | | | | | DOCUMENT NUMBER: 98AON13614G PAGE 2 OF 2 | ISSUE | REVISION | DATE | |-------|----------------------------------------------------------------------------------------|-------------| | 0 | RELEASED FOR PRODUCTION FROM FAIRCHILD MLP06L TO ON SEMICONDUCTOR. REQ. BY B. MARQUIS. | 31 JUL 2016 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor datas sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify a ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative