# MOSFET, N-Channel, POWERTRENCH<sup>®</sup>

40 V, 18.6 A, 4.5 m $\Omega$ 

# FDS8840NZ

#### **General Description**

The FDS8840NZ has been designed to minimize losses in power conversion application. Advancements in both silicon and package technologies have been combined to offer the lowest  $r_{DS(on)}$  while maintaining excellent switching performance.

#### Features

- Max  $r_{DS(on)} = 4.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 18.6 \text{ A}$
- Max  $r_{DS(on)} = 6.0 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 14.9 \text{ A}$
- HBM ESD Protection Level of 6 kV Typical (Note 3)
- High Performance Trench Technology for Extremely Low r<sub>DS(on)</sub> and Fast Switching
- High Power and Current Handling Capability
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Applications

- Synchronous Buck for Vcore and Server
- Notebook Battery Pack
- Load Switch



# **ON Semiconductor®**

www.onsemi.com



#### **PIN ASSIGNMENT**





#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

#### **ORDERING INFORMATION**

| Part Number | Device Marking | Package                           | Shipping <sup>†</sup>    |
|-------------|----------------|-----------------------------------|--------------------------|
| FDS8840NZ   | FDS8840NZ      | SOIC8<br>(Pb-Free / Halogen Free) | 2500 Units / Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **ABSOLUTE MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted)

| Symbol                            | Parameter                                        | Value      | Unit |
|-----------------------------------|--------------------------------------------------|------------|------|
| V <sub>DS</sub>                   | Drain to Source Voltage                          | 40         | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                           | ±20        | V    |
| I <sub>D</sub>                    | Drain Current Continuous                         | 18.6       | А    |
|                                   | Drain Current Pulsed                             | 63         |      |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 4)           | 600        | mJ   |
| PD                                | Power Dissipation, $T_A = 25^{\circ}C$ (Note 1a) | 2.5        | W    |
|                                   | Power Dissipation, $T_A = 25^{\circ}C$ (Note 1b) | 1.0        |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | -55 to 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Value | Unit |
|-----------------|---------------------------------------------------|-------|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case (Note 1)     | 25    | °C/W |
| $R_{\thetaJA}$  | Thermal Resistance, Junction to Ambient (Note 1a) | 50    | °C/W |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Symbol                                       | Parameter                                 | Test Conditions                                                | Min | Тур | Max | Unit  |  |
|----------------------------------------------|-------------------------------------------|----------------------------------------------------------------|-----|-----|-----|-------|--|
| Off Characte                                 | Off Characteristics                       |                                                                |     |     |     |       |  |
| BV <sub>DSS</sub>                            | Drain to Source Breakdown Voltage         | $I_D = 250 \ \mu A, \ V_{GS} = 0 \ V$                          | 40  |     |     | V     |  |
| Δ <u>BV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , referenced to $25^{\circ}\text{C}$ |     | 31  |     | mV/°C |  |
| I <sub>DSS</sub>                             | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 32 V, V <sub>GS</sub> = 0 V                  |     |     | 1   | μΑ    |  |
| I <sub>GSS</sub>                             | Gate to Source Leakage Current            | $V_{GS} = \pm 20$ V, $V_{DS} = 0$ V                            |     |     | ±10 | μΑ    |  |

**On Characteristics** 

| VGS(th)                             | Gate to Source Threshold Voltage                         | $V_{GS} = V_{DS}, I_D = 250 \ \mu A$                                         | 1.0 | 1.8 | 3.0 | V     |
|-------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|
| $\frac{\Delta VGS(th)}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | $I_D = 250 \ \mu A$ , referenced to 25°C                                     |     | -6  |     | mV/°C |
| r <sub>DS(on)</sub>                 | Static Drain to Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 18.6 A                              |     | 3.9 | 4.5 | mΩ    |
|                                     |                                                          | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 14.9 A                             |     | 4.6 | 6.0 |       |
|                                     |                                                          | $V_{GS} = 10 \text{ V}, I_{D} = 18.6 \text{ A}, T_{J} = 125^{\circ}\text{C}$ |     | 5.9 | 7.0 |       |
| 9 <sub>FS</sub>                     | Forward Transconductance                                 | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 18.6 A                               |     | 83  |     | S     |

#### Dynamic Characteristics

| Ciss           | Input Capacitance            | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V, f = 1 MHz | 5665 | 7535 | pF |
|----------------|------------------------------|----------------------------------------------------------|------|------|----|
| Coss           | Output Capacitance           | $v_{\rm DS} = 20$ V, $v_{\rm GS} = 0$ V, $r = 1$ 10112   | 650  | 865  | pF |
| Crss           | Reverse Transfer Capacitance |                                                          | 445  | 670  | pF |
| R <sub>g</sub> | Gate Resistance              |                                                          | 1.2  |      | Ω  |

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Symbol         | Parameter                     | Test Cor                       | Test Conditions                                                                                                 |  | Тур | Max | Unit |
|----------------|-------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------|--|-----|-----|------|
| Switching C    | Characteristics               |                                |                                                                                                                 |  |     |     |      |
| td(on)         | Turn-On Delay Time            |                                | $V_{DD} = 20 \text{ V}, \text{ I}_{D} = 18.6 \text{ A}, \text{ V}_{GS} = 10 \text{ V},$<br>$R_{GEN} = 6 \Omega$ |  | 18  | 32  | ns   |
| t <sub>r</sub> | Rise Time                     |                                |                                                                                                                 |  | 13  | 23  | ns   |
| td(off)        | Turn–Off Delay Time           |                                |                                                                                                                 |  | 57  | 103 | ns   |
| t <sub>f</sub> | Fall Time                     |                                |                                                                                                                 |  | 11  | 20  | ns   |
| Qg             | Total Gate Charge             | $V_{GS} = 0 V$ to 10 V         | $V_{-20}V_{-20}$                                                                                                |  | 103 | 144 | nC   |
| Qg             | Total Gate Charge             | $V_{GS} = 0 V \text{ to } 5 V$ | $V_{GS} = 0 V \text{ to } 5 V$<br>$V_{GS} = 18.6 \text{ A}$                                                     |  | 54  | 76  | nC   |
| Qgs            | Gate to Source Charge         |                                |                                                                                                                 |  | 16  |     | nC   |
| Qgd            | Gate to Drain "Miller" Charge |                                |                                                                                                                 |  | 19  |     | nC   |

**Drain–Source Diode Characteristics** 

| Vsp | VsD Source to Drain Diode Forward Voltage | $V_{GS} = 0 V, I_{S} = 18.6 A$            | 0.8 | 1.2 | V  |
|-----|-------------------------------------------|-------------------------------------------|-----|-----|----|
| VOD |                                           | $V_{GS} = 0 V, I_{S} = 2.1 A$             | 0.7 | 1.2 | ·  |
| trr | Reverse Recovery Time                     | I <sub>F</sub> = 18.6 A, di/dt = 100 A/μs | 33  | 53  | ns |
| Qrr | Reverse Recovery Charge                   |                                           | 21  | 34  | nC |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### NOTES:

1. R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a.) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b.) 125°C/W when mounted on a minimum pad

- Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.</li>
  The diode connected between the gate and source servers only as protection against ESD. No gate overvoltage rating is implied.
  Starting T<sub>J</sub> = 25°C, L = 3 mH, I<sub>AS</sub> = 20 A, V<sub>DD</sub> = 40 V, V<sub>GS</sub> = 10 V.

#### **TYPICAL CHARACTERISTICS**

(T<sub>J</sub> = 25°C unless otherwise noted)



Figure 1. On–Region Characteristics



Figure 3. Normalized On–Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On–Resistance vs Drain Current and Gate Voltage



Figure 4. On–Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

#### **TYPICAL CHARACTERISTICS**

(T<sub>J</sub> = 25°C unless otherwise noted)



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. I<sub>GSS</sub> vs V<sub>GS</sub>



Figure 12. Single Pulse Maximum Power Dissipation

#### **TYPICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 13. Transient Thermal Response Curve

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



SOIC8 CASE 751EB **ISSUE A** DATE 24 AUG 2017 -4.90±0.10---A 0.65 (0.635)8 5 В 1.75 6.00±0.20 5.60 3.90±0.10 1 PIN ONE INDICATOR 1.27 1.27 0.25M LAND PATTERN RECOMMENDATION  $\oplus$ CBA SEE DETAIL A 0.175±0.075 0.22±0.03 С 1.75 MAX 0.10 0.42±0.09 **OPTION A - BEVEL EDGE** –(0.43) × 45° R0.10-GAGE PLANE **OPTION B - NO BEVEL EDGE** R0.10 0.25 NOTES: 8° A) THIS PACKAGE CONFORMS TO JEDEC 0° MS-012, VARIATION AA. B) ALL DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE C) DIMENSIONS DO NOT INCLUDE MOLD 0.65±0.25 FLASH OR BURRS. D) LANDPATTERN STANDARD: SOIC127P600X175-8M -(1.04) DETAIL A SCALE: 2:1 **DOCUMENT NUMBER:** 98AON13735G Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed **ON SEMICONDUCTOR STANDARD** STATUS: versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **NEW STANDARD: DESCRIPTION:** SOIC8 PAGE 1 OF 2



DOCUMENT NUMBER: 98AON13735G

PAGE 2 OF 2

| ISSUE | REVISION                                                                                  | DATE        |  |  |  |
|-------|-------------------------------------------------------------------------------------------|-------------|--|--|--|
| 0     | RELEASED FOR PRODUCTION FROM FAIRCHILD M08A TO ON SEMICONDUC-<br>TOR. REQ. BY B. MARQUIS. | 30 SEP 2016 |  |  |  |
| А     | CORRECTED DIMENSIONAL ERROR IN DETAIL A. REQ. BY H. ALLEN.                                | 24 AUG 2017 |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |
|       |                                                                                           |             |  |  |  |

ON Semiconductor and with a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product call create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit Phone: 421 33 790 2910

For additional information, please contact your local

Sales Representative