# 16-Bit to 32-Bit Multiplexer/ Demultiplexer Bus Switch with -2 V Undershoot Protection

# FSTU32160

## **General Description**

The ON Semiconductor Switch FSTU32160 is a 16–bit to 32–bit highspeed CMOS TTL–compatible multiplexer/demultiplexer bus switch. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise.

The device can be used in applications where two buses need to be addressed simultaneously. The FSTU32160 is designed so that the A Port demultiplexes into  $B_1$  or  $B_2$  or both. The A and B Ports have "undershoot hardened" circuit protection to support an extended range to 2.0 V below ground. The integrated Undershoot Hardened Circuit senses undershoot at the I/O's, and responds by preventing voltage differentials from developing and turning on the switch.

Two select  $(S_1, S_2)$  inputs provide switch enable control. When  $S_1$ ,  $S_2$  are HIGH, the device precharges the B Port to a selectable bias voltage (Bias V) to minimize live insertion noise.

## Features

- Undershoot hardened to -2 V (A and B Ports)
- Slower Output Enable Times prevent Signal Disruption
- 4  $\Omega$  Switch Connection between Two Ports
- Minimal Propagation Delay through the Switch
- Low I<sub>CC</sub>
- Zero Bounce in Flow-through Mode
- Control Inputs Compatible with TTL Level
- See Application Note AN-5008 for Details
- This Device is Pb–Free and is RoHS Compliant

## **PIN DESCRIPTIONS**

| Pin Name                        | Description   |
|---------------------------------|---------------|
| S <sub>1</sub> , S <sub>2</sub> | Select Inputs |
| A                               | Bus A         |
| B <sub>1</sub> , B <sub>2</sub> | Bus B         |

## **TRUTH TABLE**

| Inp            | uts            |                                             |
|----------------|----------------|---------------------------------------------|
| S <sub>1</sub> | S <sub>2</sub> | Function                                    |
| L              | Н              | x A = x B <sub>1</sub>                      |
| Н              | L              | $x A = x B_2$                               |
| L              | L              | $x A = x B_1 and x B_2$                     |
| Н              | н              | x B <sub>1</sub> , x B <sub>2</sub> = BiasV |



## **ON Semiconductor®**

www.onsemi.com

TSSOP56 14x6.1 CASE 948BR

## **CONNECTION DIAGRAM**

|                       |    | <u> </u>   |    | 1                    |
|-----------------------|----|------------|----|----------------------|
| 1 B <sub>1</sub> —    | 1  | $\bigcirc$ | 56 | — 1A                 |
| 2B <sub>1</sub> —     | 2  |            | 55 | — 1 B <sub>2</sub>   |
| 2A 🗕                  | 3  |            | 54 | 2 B <sub>2</sub>     |
| 3B, 🗕                 | 4  |            | 53 | <u> </u>             |
| 4B1 —                 | 5  |            | 52 | — 3B <sub>2</sub>    |
| 4A —                  | 6  |            | 51 | — 4B <sub>2</sub>    |
| 5B1 —                 | 7  |            | 50 | <b>—</b> 5A          |
| 6В <sub>1</sub> —     | 8  |            | 49 | — 5B <sub>2</sub>    |
| 6A —                  | 9  |            | 48 | — 6 B <sub>2</sub>   |
| 78 <sub>1</sub> —     | 10 |            | 47 | <b>—</b> 7A          |
| 8B1 —                 | 11 |            | 46 | — 7В <sub>2</sub>    |
| 8A —                  | 12 |            | 45 | — 8B <sub>2</sub>    |
| GND —                 | 13 |            | 44 | — GND                |
| v <sub>cc</sub> —     | 14 |            | 43 | — v <sub>cc</sub>    |
| 9B <sub>1</sub> —     | 15 |            | 42 | — 9A                 |
| 10B <sub>1</sub> —    | 16 |            | 41 | — 9B <sub>2</sub>    |
| 10A —                 | 17 |            | 40 | — 10B <sub>2</sub>   |
| 1 1 B <sub>1</sub> —  | 18 |            | 39 | — 11A                |
| 12B <sub>1</sub> —    | 19 |            | 38 | — 118 <sub>2</sub>   |
| 12A —                 | 20 |            | 37 | — 12B <sub>2</sub>   |
| 13B <sub>1</sub> —    | 21 |            | 36 | — 13A                |
| 14B <sub>1</sub> —    | 22 |            | 35 | — 1 3 B <sub>2</sub> |
| 14A —                 | 23 |            | 34 | — 14B <sub>2</sub>   |
| 158 <sub>1</sub> —    | 24 |            | 33 | — 15A                |
| 16B <sub>1</sub> —    | 25 |            | 32 | — 158 <sub>2</sub>   |
| 16A —                 | 26 |            | 31 | — 16B <sub>2</sub>   |
| BIAS V <sub>1</sub> — | 27 |            | 30 | BIAS V               |
| s <sub>1</sub> _      | 28 |            | 29 | <u> </u>             |
|                       |    |            |    |                      |
|                       |    |            |    |                      |

## **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

## FSTU32160



Figure 1. Logic Diagram

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                       | Symbol                            | Conditions            | Rating      | Units |
|---------------------------------|-----------------------------------|-----------------------|-------------|-------|
| Supply Voltage                  | V <sub>CC</sub>                   |                       | -0.5 to 7.0 | V     |
| DC Switch Voltage               | VS                                | Note 1                | -2.0 to 7.0 | V     |
| BiasV Voltage Range             |                                   |                       | -0.5 to 7.0 | V     |
| DC Input Control Pin Voltage    | V <sub>IN</sub>                   | Note 2                | -0.5 to 7.0 | V     |
| DC Input Diode Current          | IIK                               | V <sub>IN</sub> < 0 V | -50         | mA    |
| DC Output Current               | I <sub>OUT</sub>                  |                       | 128         | mA    |
| DC V <sub>CC</sub> /GND Current | I <sub>CC</sub> /I <sub>GND</sub> |                       | ±100        | mA    |
| Storage Temperature Range       | T <sub>STG</sub>                  |                       | -65 to 150  | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. V<sub>S</sub> is the voltage observed/applied at either the A or B Ports across the switch.

2. The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

## **RECOMMENDED OPERATING CONDITIONS** (Note 3)

| Parameter                      | Symbol                         | Conditions           | Rating          | Units |
|--------------------------------|--------------------------------|----------------------|-----------------|-------|
| Power Supply Operating         | V <sub>CC</sub>                |                      | 4.0 to 5.5      | V     |
| Precharge Supply               | BiasV                          |                      | 1.5 to $V_{CC}$ | V     |
| Input Voltage                  | V <sub>IN</sub>                |                      | 0 to 5.5        | V     |
| Output Voltage                 | V <sub>OUT</sub>               |                      | 0 to 5.5        | V     |
| Input Rise and Fall Time       | t <sub>r</sub> /t <sub>f</sub> | Switch Control Input | 0 to 5          | ns/V  |
|                                |                                | Switch I/O           | 0 to DC         |       |
| Free Air Operating Temperature | T <sub>A</sub>                 |                      | -40 to 85       | °C    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 3. Unused control inputs must be held HIGH or LOW. They may not float.

#### **ORDERING INFORMATION**

| Part Number   | Package                                                | Shipping <sup>†</sup>    |
|---------------|--------------------------------------------------------|--------------------------|
| FSTU32160MTDX | TSSOP56 14x6.1, JEDEC MO-153, 6.1 mm Wide<br>(Pb-Free) | 1000 units / Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

## FSTU32160

|                                     |                                       |                     | TA   | = -40 °C to +85 | 5 °C |       |                                                                                                                              |
|-------------------------------------|---------------------------------------|---------------------|------|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------|
| Symbol                              | Parameter                             | V <sub>CC</sub> (V) | Min  | Typ (Note 4)    | Max  | Units | Conditions                                                                                                                   |
| V <sub>IK</sub>                     | Clamp Diode Voltage                   | 4.5                 |      |                 | -1.2 | V     | I <sub>IN</sub> = -18 mA                                                                                                     |
| V <sub>IH</sub>                     | HIGH Level Input Voltage              | 4.0–5.5             | 2.0  |                 |      | V     |                                                                                                                              |
| V <sub>IL</sub>                     | LOW Level Input Voltage               | 4.0–5.5             |      |                 | 0.8  | V     |                                                                                                                              |
| I <sub>I</sub>                      | Input Leakage Current                 | 5.5                 |      |                 | ±1.0 | μΑ    | $0 \le V_{IN} \le 5.5 V$                                                                                                     |
|                                     |                                       | 0                   |      |                 | 10   | μΑ    | V <sub>IN</sub> = 5.5 V                                                                                                      |
| Ι <sub>Ο</sub>                      | Output Current                        | 4.5                 | 0.25 |                 |      | mA    | $\begin{array}{l} \text{BiasV} = 2.4 \text{ V},  \text{S}_{\text{X}} = 2.0 \text{ V} \\ \text{B}_{\text{X}} = 0 \end{array}$ |
| I <sub>OZH</sub> , I <sub>OZL</sub> | OFF-STATE Leakage Current             | 5.5                 |      |                 | ±1.0 | μΑ    | $0 \le A, \le V_{CC}, V$<br>BiasV <sub>1</sub> = BiasV <sub>2</sub> = 5.5 V                                                  |
| I <sub>OZH</sub> , I <sub>OZL</sub> | OFF–STATE Leakage Current             | 5.5                 |      |                 | ±1.0 | μΑ    | $0 \le B, \le V_{CC}, V$<br>BiasV <sub>1</sub> = BiasV <sub>2</sub> = FLOATING                                               |
|                                     |                                       | 4.5                 |      | 4               | 7    | Ω     | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 64 mA                                                                               |
| R <sub>ON</sub>                     | Switch On Resistance (Note 5)         | 4.5                 |      | 4               | 7    | Ω     | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 30 mA                                                                               |
|                                     |                                       | 4.5                 |      | 8               | 14   | Ω     | V <sub>IN</sub> = 2.4 V, I <sub>IN</sub> = 15 mA                                                                             |
|                                     |                                       | 4.0                 |      | 11              | 20   | Ω     | V <sub>IN</sub> = 2.4 V, I <sub>IN</sub> = 15 mA                                                                             |
| I <sub>CC</sub>                     | Quiescent Supply Current              | 5.5                 |      |                 | 3    | μΑ    | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$                                                                                      |
| $\Delta I_{CC}$                     | Increase in I <sub>CC</sub> per Input | 5.5                 |      |                 | 2.5  | mA    | One input at 3.4 V<br>Other inputs at V <sub>CC</sub> or GND                                                                 |
| I <sub>BIAS</sub>                   | Bias Pin Leakage Current              | 5.5                 |      |                 | ±1.0 | μΑ    | $S_1, S_2 = 0 V$<br>$B_X = 0 V$ , Bias $V_X = 5.5 V$                                                                         |
| V <sub>IKU</sub>                    | Voltage Undershoot                    | 5.5                 |      |                 | -2.0 | V     | $0.0 \text{ mA} \ge I_{IN} \ge -50 \text{ mA}$<br>S <sub>1</sub> , S <sub>2</sub> = 5.5 V                                    |

## DC ELECTRICAL CHARACTERISTICS

Typical values are at V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = +25°C
Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

## **AC ELECTRICAL CHARACTERISTICS**

|                                     |                                   |                                         | $T_A = -40$ °C to +85 °C,<br>C <sub>L</sub> = 50 pF, RU = RD = 500 Ω |     |      |       |                                                           |              |
|-------------------------------------|-----------------------------------|-----------------------------------------|----------------------------------------------------------------------|-----|------|-------|-----------------------------------------------------------|--------------|
|                                     |                                   | $V_{CC} = 4.5 - 5.5 V$ $V_{CC} = 4.0 V$ |                                                                      |     |      |       |                                                           |              |
| Symbol                              | Parameter                         | Min                                     | Max                                                                  | Min | Max  | Units | Conditions                                                | Figure No.   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | A or B, to B or A (Note 6)        |                                         | 0.25                                                                 |     | 0.25 | ns    | V <sub>I</sub> = OPEN                                     | Figures 4, 5 |
| t <sub>PZH</sub>                    | Output Enable Time,<br>S to A, B  | 7.0                                     | 30.0                                                                 |     | 35.0 | ns    | V <sub>I</sub> = OPEN for t <sub>PZH</sub><br>BiasV = GND | Figures 4, 5 |
| t <sub>PZL</sub>                    | Output Enable Time,<br>S to A, B  | 7.0                                     | 30.0                                                                 |     | 35.0 | ns    | V <sub>I</sub> = 7 V for t <sub>PZL</sub><br>BiasV = 3 V  | Figures 4, 5 |
| t <sub>PHZ</sub>                    | Output Disable Time,<br>S to A, B | 1.0                                     | 6.9                                                                  |     | 7.3  | ns    | V <sub>I</sub> = OPEN for t <sub>PHZ</sub><br>BiasV = GND | Figures 4, 5 |
| t <sub>PLZ</sub>                    | Output Disable Time,<br>S to A, B | 1.0                                     | 7.7                                                                  |     | 7.7  | ns    | V <sub>I</sub> = 7 V for t <sub>PLZ</sub><br>BiasV = 3 V  | Figures 4, 5 |

6. This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

## FSTU32160

## CAPACITANCE (Note 7)

| Symbol   | Parameter                            | Тур | Max | Units | Conditions                   |
|----------|--------------------------------------|-----|-----|-------|------------------------------|
| CIN      | Control pin Input Capacitance        | 4   |     | pF    | V <sub>CC</sub> = 5.0 V      |
| CI/O OFF | Input/Output Capacitance "OFF State" | 8   |     | pF    | $V_{CC}$ = 5.0 V, Switch OFF |

7.  $T_A = +25^{\circ}C$ , f = 1 MHz, Capacitance is characterized but not tested.

## UNDERSHOOT CHARACTERISTIC (Note 8)

| Sym  | ol Parameter                     | Min | Тур                   | Max | Units | Conditions |
|------|----------------------------------|-----|-----------------------|-----|-------|------------|
| Vout | Output Voltage During Undershoot | 2.5 | V <sub>OH</sub> – 0.3 |     | V     | Figure 2   |

8. This test is intended to characterize the device's protective capabilities by maintaining output signal integrity during an input transient voltage undershoot event.



Figure 2.

## **DEVICE TEST CONDITIONS**

| Parameter        | Value        | Units |
|------------------|--------------|-------|
| V <sub>IN</sub>  | see Waveform | V     |
| $R_1 = R_2$      | 100K         | Ω     |
| V <sub>TRI</sub> | 11.0         | V     |
| V <sub>CC</sub>  | 5.5          | V     |



Figure 3. Transient Input Voltage (VIN) Waveform

## AC Loading and Waveforms



Notes:

Input driven by 50  $\Omega$  source terminated in 50  $\Omega.$  C<sub>L</sub> includes load and stray capacitance, C<sub>L</sub> = 50 pF Input PRR = 1.0 MHz, t<sub>W</sub> = 500 ns

## Figure 4. AC Test Circuit





TSSOP56 14x6.1 CASE 948BR ISSUE O DATE 30 SEP 2016 14.00±0.10 A 34 51 29 56 0.15 TYP 56 51 **34** || 29 || В H П П 6.15 - 7.6 -9.125 6.10±0.10 4.05 1.45 Н Н H Н Н НH П 6 23 28 0.2 C B A 23 28 1 6 ALL LEAD TIPS PIN #1 IDENT. 0.30 - 0.50 LAND PATTERN RECOMMENDATION REFERENCE TSSOP50P810X120-56N 0.1 C SEE DETAIL A ALL LEAD TIPS 册 HHHH 0.09-0.20 0.10±0.05 0.50 0.17-0.27 ⊕ 0.10 M A BS CS 12.00° TOP & BOTTOM

NOTES:

1.1 MAX

-C-

8.10

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION EE, REF NOTE 6, DATE 10/97.
- **B. DIMENSIONS ARE IN MILLIMETERS.**
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.



| DOCUMENT NUMBER: | 98AON13776G               | Electronic versions are uncontrolled except when                                                         |   |  |  |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------|---|--|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed<br>versions are uncontrolled except when stamped | d |  |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                                |   |  |  |
| DESCRIPTION:     | TSSOP56 14X6.1            | PAGE 1 OF 2                                                                                              | 2 |  |  |

1



**ON Semiconductor®** 

DOCUMENT NUMBER: 98AON13776G

PAGE 2 OF 2

| ISSUE | REVISION                                                                                   | DATE        |
|-------|--------------------------------------------------------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION FROM FAIRCHILD MTD56 TO ON SEMICONDUC-<br>TOR. REQ. BY B. MARQUIS. | 30 SEP 2016 |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |
|       |                                                                                            |             |

ON Semiconductor and with a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit Phone: 421 33 790 2910

For additional information, please contact your local

Sales Representative