# MT9V113 1/11-Inch System-On-A-Chip (SOC) CMOS Digital Image Sensor

## **Functional Description**

ON Semiconductor's MT9V113 is a 1/11-inch VGA CMOS digital image sensor with an integrated advanced camera system. This camera system features a microcontroller (MCU), a sophisticated image flow processor (IFP), and both parallel and serial Mobile Industry Processor Interface (MIPI) ports. The microcontroller manages all functions of the camera system and sets key operation parameters for the sensor core to optimize the quality of raw image data entering the IFP. The sensor core consists of an active pixel array of 648 x 488 pixels with programmable timing and control circuitry. It also includes an analog signal chain with automatic offset correction, programmable gain, and a 10-bit analog-to-digital converter (ADC).

The entire system-on-a-chip (SOC) has an ultra-low power operational mode and a superior low-light performance that is particularly suitable for mobile applications. The MT9V113 features ON Semiconductor's breakthrough low-noise CMOS imaging technology that achieves near-CCD image quality (based on signal-to-noise ratio and low-light sensitivity) while maintaining the inherent size, cost, and integration advantages of CMOS.

**Table 1. KEY PERFORMANCE PARAMETERS** 

| Para                               | meter         | Value                                                       |  |  |
|------------------------------------|---------------|-------------------------------------------------------------|--|--|
| Optical Format                     |               | 1/11-inch (4:3)                                             |  |  |
| Full Resolution                    |               | 640 x 480 Pixels (VGA)                                      |  |  |
| Pixel Size                         |               | 2.2 x 2.2 mm                                                |  |  |
| Dynamic Rang                       | e             | 63.5 dB                                                     |  |  |
| SNR MAX                            |               | > 34 dB                                                     |  |  |
| Responsivity                       |               | 1.15 V/lux-sec                                              |  |  |
| Chief Ray Angl                     | e             | 27.125 MAX at 100% Image Height                             |  |  |
| Color Filter Arra                  | ay            | RGB Bayer Pattern                                           |  |  |
| Active Pixel Ar                    | ray Area      | 1.43 mm x 1.07 mm                                           |  |  |
| Shutter Type                       |               | Electronic Rolling Shutter (ERS)                            |  |  |
| Input Clock Fre                    | equency       | 6-48 MHz (PLL-enabled)                                      |  |  |
| Maximum Fran                       | ne Rate       | 30 fps at Full Resolution                                   |  |  |
| Maximum Pixe                       | l Data Output | 14 Mp/s                                                     |  |  |
| Maximum Pixe<br>Frequency          | l Clock       | 28 MHz                                                      |  |  |
| Supply                             | Analog        | 2.50-3.10 V                                                 |  |  |
| Voltage                            | Digital       | 1.70–1.95 V                                                 |  |  |
|                                    | I/O           | 1.70-1.95 V or 2.50-3.10 V                                  |  |  |
|                                    | PLL           | 2.50-3.10 V                                                 |  |  |
|                                    | PHY (Note 1)  | 1.70–1.95 V                                                 |  |  |
| ADC Resolution                     |               | 10-bit, on-die                                              |  |  |
| Typical Power Consumption (Note 2) |               | 74 mW, Operating Mode, Typical Voltages and EXTCLK = 24 MHz |  |  |
|                                    |               | 29 μW, Standby Mode, with Typical<br>Voltages               |  |  |
| Operating Tem                      | perature      | -30°C to +70°C (at Junction)                                |  |  |

<sup>1.</sup> MIPI Physical layer (PHY)



## ON Semiconductor®

www.onsemi.com

#### ORDERING INFORMATION

| Part Number   | Description |  |
|---------------|-------------|--|
| MT9V113D00STC | Bare die    |  |

#### **Features**

- Superior Low-light Performance
- Ultra-low-power, Low-cost
- Internal Master Clock Generated by On-chip Phase-locked Loop (PLL) Oscillator
- Electronic Rolling Shutter (ERS), Progressive Scan
- Integrated Image Flow Processor (IFP) for Single-die Camera Module
- Automatic Image Correction and Enhancement, Including Four-channel Lens Shading Correction
- Arbitrary Image Scaling with Anti-aliasing
- Two-wire Serial Interface Providing Access to Registers and Microcontroller Memory
- Selectable Output Data Format: YCbCr, 565 RGB, 555 RGB, 444 RGB, Processed Bayer, RAW8- and RAW10-bit
- Programmable I/O Slew Rate
- Parallel and Serial Mobile Industry Processor Interface (MIPI) Data Output
- Xenon and LED Flash Support with Fast Exposure Adaptation
- Independently Configurable Gamma Correction

## **Applications**

- Cellular Phones
- PC Cameras
- PDAs
- Consumer Electronics

<sup>2.</sup> Excluding I/O current

#### **Architecture Overview**

The MT9V113 combines the MT9V013 VGA sensor core with an IFP to form a stand-alone solution for both image acquisition and processing. Both the sensor core and the IFP have internal registers that can be controlled by the user. In

normal operation, an integrated microcontroller autonomously controls most aspects of operation. The processed image data is transmitted to the host system either through a parallel bus or a serial data interface. Figure 1 shows the five major functional blocks of the MT9V113.



Figure 1. MT9V113 Block Diagram

## Sensor Core

The MT9V113 has a color image sensor with a Bayer color filter arrangement and a VGA active-pixel array with electronic rolling shutter (ERS). The sensor core readout is 10 bits and can be flipped and/or mirrored. The sensor core also supports separate analog and digital gain for all four color channels (R, Gr, Gb, B).

#### Image Flow Processor (IFP)

The advanced IFP features and flexible programmability of the MT9V113 can enhance and optimize the image sensor performance. Built-in optimization algorithms enable the MT9V113 to operate with factory settings as a fully automatic and highly adaptable system-on-a-chip (SOC) for most camera systems.

These algorithms include black level conditioning, shading correction, defect correction, color interpolation, edge detection, color correction, aperture correction, and image formatting with cropping and scaling.

The MT9V113 also includes a hardware sequencer that coordinates all events triggered by the user. The sequencer manages auto white balance (AWB), flicker detection, and auto exposure (AE) for all operating modes including preview, still capture, video, and snapshot with flash.

All modes of operation are individually configurable and organized as two contexts: context A and context B. Each context is defined by sensor image size, frame rate, resolution, and other associated parameters.

#### Microcontroller Unit (MCU)

The 6811-based MCU communicates with all functional blocks by way of an internal ON Semiconductor proprietary bus interface. The MCU firmware configures all the registers in the sensor core and IFP.

## System Control

The MT9V113 has a phase-locked loop (PLL) oscillator that can generate the internal sensor clock from the common wireless system clock. The PLL adjusts the incoming clock frequency up, allowing the MT9V113 to run at almost any desired resolution and frame rate within the sensor's capabilities.

Low-power consumption is a very important requirement for all components of wireless devices. The MT9V113 provides power-conserving features, including an internal soft standby mode and a hard standby mode.

A two-wire serial interface bus enables read and write access to the MT9V113's internal registers and variables. The internal registers control the sensor core, the color pipeline flow, and the output interface. Variables are located in the microcontroller's RAM memory and are used for drivers to control the AWB and AE.

#### Output Interface

The output interface block can select either raw data or processed data. Image data is provided to the host system either by an 8-bit parallel port or by a serial MIPI port. The parallel output port provides 8-bit RGB data or extended 10-bit Bayer data with two general purpose I/O signals.

The general purpose I/Os can be configured to allow the user to output a flash control signal or two least significant data bits during 10-bit parallel output mode.

The MT9V113 also includes programmable I/O slew rate to minimize EMI.

## **System Interfaces**

Figure 2 shows typical MT9V113 device connections. For low-noise operation, the MT9V113 requires separate power supplies for analog and digital sections of the die. Both power supply rails should be decoupled from ground using capacitors as close as possible to the die. The use of inductance filters is not recommended on the power supplies or output signals.

The MT9V113 provides dedicated signals for digital core, PHY, and I/O power domains that can be at different voltages. The PLL and analog circuitry require clean power sources. Table 2 provides the signal descriptions for the MT9V113.

**Table 2. SIGNAL DESCRIPTIONS** 

| Name             | Туре   | Description                                                                      |  |
|------------------|--------|----------------------------------------------------------------------------------|--|
| EXTCLK           | Input  | Input clock signal.                                                              |  |
| RESET_BAR        | Input  | Master reset signal, active LOW.                                                 |  |
| STANDBY          | Input  | Controls sensor's standby mode, active HIGH.                                     |  |
| SCLK             | Input  | Two-wire serial interface clock.                                                 |  |
| SADDR            | Input  | Selects device address for the two-wire serial interface.                        |  |
| SDATA            | I/O    | Two-wire serial interface data.                                                  |  |
| GPIO[1:0]        | I/O    | General purpose digital I/O or Do∪τ[1:0] for 10-bit data output mode.            |  |
| CLK_N            | Output | Differential MIPI clock (sub-LVDS, negative) (must leave floating if not used).  |  |
| CLK_P            | Output | Differential MIPI clock (sub-LVDS, positive) (must leave floating if not used).  |  |
| DATA_N           | Output | Differential MIPI data (sub-LVDS, negative) (must leave floating if not used).   |  |
| DATA_P           | Output | Differential MIPI data (sub-LVDS, positive) (must leave floating if not used).   |  |
| FRAME_VALID (FV) | Output | Identifies rows in the active image.                                             |  |
| LINE_VALID (LV)  | Output | Identifies pixels in the active line.                                            |  |
| PIXCLK           | Output | Pixel clock.                                                                     |  |
| Douт[7:0]        | Output | Dout[7:0] for 8-bit image data output or Dout[9:2] for 10-bit image data output. |  |
| VDD              | Supply | Digital power.                                                                   |  |
| DGND (Note 1)    | Supply | Digital ground.                                                                  |  |
| VDD_IO           | Supply | I/O power supply.                                                                |  |
| GND_IO           | Supply | I/O ground.                                                                      |  |
| VDD_PLL          | Supply | PLL power.                                                                       |  |
| GND_PLL (Note 2) | Supply | PLL ground.                                                                      |  |

Table 2. SIGNAL DESCRIPTIONS (continued)

| Name             | Туре   | Description                                             |  |
|------------------|--------|---------------------------------------------------------|--|
| VAA              | Supply | Analog power.                                           |  |
| VAA_PIX          | Supply | Pixel array power.                                      |  |
| AGND (Note 1)    | Supply | Analog ground                                           |  |
| VDD_PHY (Note 3) | Supply | I/O power supply for the MIPI interface.                |  |
| TEST_ENABLE      | Input  | Connect to DGND or leave floating for normal operation. |  |

- 1. AGND and DGND are not connected internally.
- GND\_PLL is not connected to either AGND or DGND internally.
- 3. If the MIPI interface is not used, connect VDD PHY to VDD. Do not leave the power signal floating.



Notes:

- This typical configuration shows only one scenario out of multiple possible variations for this sensor. If a MIPI Interface is not required, the following signals must be left floating: DATA\_P, DATA\_N, CLK\_P, and CLK\_N. The VDD\_PHY power signal must always be connected to the 1.8 V supply.
- The function and direction of GPIO signals are programmable. GPIO signals do not have internal pull-up or pull-down resistors. An external source needs to drive GPIO signals when GPIO signals are configured as inputs.
- Only one of the output modes (serial or parallel) can be used at any time.
- ON Semiconductor recommends a 1.5 k $\Omega$  resistor value for the two-wire serial interface RPULL-UP; however, greater values may be used for slower transmission speed.
- All inputs must be configured with VDD\_IO.
- VAA and VAA PIX must be tied together.
- TEST ENABLE has an internal pull-down resistor and can be left floating.
- 9. RESET BAR has an internal pull-up resistor and can be left floating.
  10. ON Semiconductor recommends that 0.1 μF and 1 μF decoupling capacitors for each power supply are mounted as close as possible to the pad. Actual values and numbers may vary depending on layout and design considerations.

Figure 2. Typical Configuration

#### Power-On Reset

The MT9V113 includes a power-on reset feature that initiates a reset upon power-up. Even though this feature is included on the device, it is advised that the user still manually assert a hard reset upon power-up.

Three types of reset are available:

- A hard reset is issued by toggling the RESET\_BAR signal
- A soft reset is issued by writing commands through the two-wire serial interface
- An internal power-on reset

The output states after hard reset are shown in Table 3.

A soft reset sequence to the sensor has the same effect as the hard reset and can be activated by writing to a register through the two-wire serial interface. On-chip power-on-reset circuitry can generate an internal reset signal in case an external reset is not provided. The RESET\_BAR signal has an internal pull-up resistor and can be left floating.

#### Standby

The MT9V113 supports two different standby modes:

- Hard standby mode
- Soft standby mode

Soft standby disables the sensor core and most of the digital logic. It can be initiated by writing to an internal register by host system. During soft standby the two-wire serial interface is still active and the sensor can be programmed through register commands. All register settings and RAM content will be preserved. It can be performed in any sequencer state after all AE, AWB, histogram, and flicker calculations are finished.

Soft standby is executed after the completion of the current line by default. It is possible to synchronize the execution of standby with the end of frame through a register.

Hard standby mode uses the STANDBY signal to ensure the lowest power consumption. When using this mode all registers are set to default values, although the SOC will write over some of the values. The two-wire serial interface is not active and the sensor must be started by de-asserting STANDBY.

All output signal status during standby are shown in Table 3.

Table 3. STATUS OF OUTPUT SIGNALS DURING RESET AND STANDBY

| Signal    | Reset  | Post-Reset | Standby |
|-----------|--------|------------|---------|
| Douт[7:0] | High-Z | High-Z     | High-Z  |
| PIXCLK    | High-Z | High-Z     | High-Z  |
| LV        | High-Z | High-Z     | High-Z  |
| FV        | High-Z | High-Z     | High-Z  |
| DATA_N    | 0      | 0          | 0       |
| DATA_P    | 0      | 0          | 0       |
| CLK_N     | 0      | 0          | 0       |
| CLK_P     | 0      | 0          | 0       |
| GPIO[1:0] | High-Z | High-Z     | High-Z  |

## General Purpose I/O Interface

The MT9V113 provides two general-purpose I/O signals, GPIO[1] and GPIO[0].

In input mode, both GPIO signals can be monitored by the host processor. The GPIO[0] can be programmed as the output enable control signal for DOUT [7:0], LV, FV, and PIXCLK. Output enable signal is active LOW. When it is driven to logic 1 by host, all the outputs are in High-Z state. Each signal has separate direction control bits.

GPIO[1] can be programmed as the flash STROBE output signal. Both GPIO[1] and GPIO[0] can also be programmed to provide the least significant image data bits (DOUT[1:0]) during 10-bit output mode (DOUT[9:0]).

#### Module ID

MT9V113 provides 3 bits of module ID to be read by the host processor. The 3 least significant bits (LSBs) of the parallel output (DOUT[2], DOUT[1], and DOUT[0]) can be read to retrieve the 3-bit module ID.

The 3 bits require external pull-up or pull-down resistors. The module ID can be read from an internal register when parallel outputs are disabled. After the parallel signals are enabled, the module ID bits will be forced to "000" values internally.

#### **Image Data Output Interface**

The user can select either the 8-bit parallel or serial MIPI output to transmit the sensor image data to host system. Only one of the output modes can be used at any time.

The MT9V113 has an output FIFO to retain a constant pixel output clock independent from the data output rate variations due to scaling factor.

#### Parallel Port

The MT9V113 image data is read out in a progressive scan mode. Valid image data is surrounded by horizontal

blanking and vertical blanking. The amount of horizontal blanking and vertical blanking are programmable.

MT9V113 output data is synchronized with the PIXCLK output. When LV is HIGH, one pixel value is output on the 8-bit Dout port every PIXCLK period as shown in Figure 3. PIXCLK is continuously running, even during the blanking period. The MT9V113 can be programmed to delay the PIXCLK edge relative to the Dout transitions. This can be achieved by programming a register. PIXCLK phase can be programmable by user.



Figure 3. Pixel Data Timing Example



Notes: 1. P: Frame start and end blanking time.

A: Active data time.
 Q: Horizontal blanking time.

Figure 4. Row Timing, FV, and LV Signals

## Serial Port

This section describes how frames of pixel data are represented on the high-speed MIPI serial interface. The MIPI output transmitter implements a serial differential sub-LVDS transmitter capable of up to 224 Mb/s. It supports multiple formats, error checking, and custom short packets.

When the sensor is in the hardware standby system state or in the software standby system state, the MIPI signals (CLK\_P, CLK\_N, DATA\_P, DATA\_N) indicate ultra low-power state (ULPS) corresponding to (nominal) 0 V levels being driven on CLK\_P, CLK\_N, DATA\_P, and DATA\_N. This is equivalent to signaling code LP-00.

When the sensor enters the streaming system state, the interface goes through the following transitions:

1. After the PLL has locked and the bias generator for the MIPI drivers has stabilized, the MIPI interface transitions from the ULPS state to the ULPS-exit state (signaling code LP-10).

- 2. After a delay (TWAKEUP), the MIPI interface transitions from the ULPS-exit state to the TX-stop state (signaling code LP-11).
- 3. After a short period of time (the programmed integration time plus a fixed overhead), frames of pixel data start to be transmitted on the MIPI interface. Each frame of pixel data is transmitted as a number of high-speed packets. The transition from the TX-stop state to the high-speed signaling states occurs in accordance with the MIPI specifications. Between high-speed packets and between frames, the MIPI interface idles in the TX-stop state. The transition from the high-speed signaling states and the TX-stop state takes place in accordance with the MIPI specifications.
- 4. If the sensor is reset, any frame in progress is aborted immediately and the MIPI signals switch to indicate the ULPS.

5. If the sensor is taken out of the streaming system state and reset\_register[4] = 1 (standby end-of-frame), any frame in progress is completed and the MIPI signals switch to indicate the ULPS.

If the sensor is taken out of the streaming system state and reset\_register[4] = 0 (standby end-of-frame), any frame in progress is aborted as follows:

- 1. Any long packet in transmission is completed.
- 2. The end of frame short packet is transmitted.

After the frame has been aborted, the MIPI signals switch to indicate the ULPS.

#### **Sensor Control**

The sensor core of the MT9V113 is a progressive-scan sensor that generates a stream of pixel data at a constant frame rate. Figure 5 shows a block diagram of the sensor core. It includes the MT9V013 VGA active-pixel array. The timing and control circuitry sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and reading that row, the pixels in the row integrate incident light. The exposure

is controlled by varying the time interval between reset and readout. Once a row has been selected, the data from each column is sequenced through an analog signal chain, including offset correction, gain adjustment, and ADC. The final stage of sensor core converts the output of the ADC into 10-bit data for each pixel in the array.

The pixel array contains optically active and light-shielded (dark) pixels. The dark pixels are used to provide data for the offset-correction algorithms (black level control).

The sensor core contains a set of control and status registers that can be used to control many aspects of the sensor behavior including the frame size, exposure, and gain setting. These registers are controlled by the MCU firmware and are also accessible by the host processor through the two-wire serial interface.

The output from the sensor core is a Bayer pattern; alternate rows are a sequence of either green and red pixels or blue and green pixels. The offset and gain stages of the analog signal chain provide per-color control of the pixel data.



Figure 5. Sensor Core Block Diagram

The sensor core uses a Bayer color pattern, as shown in Figure 6. The even-numbered rows contain green and red pixels; odd-numbered rows contain blue and green pixels.

Even-numbered columns contain green and blue pixels; odd-numbered columns contain red and green pixels.



Figure 6. Pixel Color Pattern Detail (Bottom Right Corner)

The MT9V113 sensor core pixel array is shown with pixel (0,0) in the bottom right corner, which reflects the actual layout of the array on the die. Figure 7 shows the image shown in the sensor during normal operation.

When the image is read out of the sensor, it is read one row at a time, with the rows and columns sequenced.



Figure 7. Imaging a Scene

The sensor core supports different readout options to modify the image before it is sent to the IFP. The readout can be limited to a specific window size of the original pixel array.

By changing the readout directions, the image can be flipped in the vertical direction and / or mirrored in the horizontal direction.

The image output size is set by programming row and column start and end address registers. The edge pixels in the

648 x 488 array are present to avoid edge effects and should not be included in the visible window.

When the sensor is configured to mirror the image horizontally, the order of pixel readout within a row is reversed, so that readout starts from the last column address and ends at the first column address. Figure 8 shows a sequence of 6 pixels being read out with normal readout and reverse readout. This change in sensor core output is corrected by the IFP.



Figure 8. Six Pixels in Normal and Column Mirror Readout Mode

When the sensor is configured to flip the image vertically, the order in which pixel rows are read out is reversed, so that row readout starts from the last row address and ends at the first row address. Figure 9 shows a sequence of 6 rows being read out with normal readout and reverse readout. This change in sensor core output is corrected by the IFP.



Figure 9. Six Rows in Normal and Row Mirror Readout Mode

The MT9V113 sensor core supports subsampling with skipping to increase the frame rate. The proper image output size and cropped size must be programmed before enabling

subsampling mode. Figure 10 shows the readout with 2X skipping.



Figure 10. Eight Pixels in Normal and Column Skip 2X Readout Mode

Figure 11 through Figure 14 show the different skipping modes supported in MT9V113.



Figure 11. Pixel Readout (no skipping)



Figure 12. Pixel Readout (x-direction skipping))



Figure 13. Pixel Readout (y-direction skipping)



Figure 14. Pixel Readout (x- and y-direction skipping)

## **Image Flow Processor**

Image control processing in the MT9V113 is implemented in the IFP hardware logic. The IFP registers can be programmed by the host processor. For normal

operation, the 6811 microcontroller automatically adjusts the operational parameters of the IFP. Figure 15 shows the image data processing flow within the IFP.



Figure 15. Image Flow Processor

For normal operation of the MT9V113, streams of raw image data from the sensor core are continuously fed into the color pipeline. The MT9V113 features an automatic color bar test pattern generation function to emulate sensor images as shown in Figure 16. The color bar test pattern is fed to the IFP for testing the image pipeline without sensor operation.

Color bar test pattern generation can be selected by programming a register. Disabling the MCU is recommended during color bar test pattern testing.



Figure 16. Color Bar Test Pattern

## Image Corrections

Image stream processing starts with black level subtraction and multiplication of all pixel values by a programmable digital gain. Both operations can be independently set to separate values for each color channel (R, Gr, Gb, B). Independent color channel digital gain can be adjusted with registers. Independent color channel black level adjustments can also be made. The value of this pixel is set to "0" if the black level subtraction produces a negative result for a particular pixel.

Lenses tend to produce images whose brightness is significantly attenuated near the edges. There are also other factors causing fixed pattern signal gradients in images captured by image sensors. The cumulative result of all these factors is known as image shading. The MT9V113 has an embedded shading correction module that can be programmed to counter the shading effects on each individual R, Gb, Gr, and B color signal.

The IFP performs continuous defect correction that can mask pixel array defects such as high dark-current (hot) pixels and pixels that are darker or brighter than their neighbors due to photoresponse nonuniformity. The module is edge-aware with exposure that is based on configurable thresholds. The thresholds are changed continuously based on the brightness of the current scene. Enabling and disabling noise reduction, and setting thresholds can be defined through register settings.

## Color Interpolation and Edge Detection

In the raw data stream fed by the sensor core to the IFP, each pixel is represented by a 10-bit integer, which can be considered proportional to the pixel's response to a one-color light stimulus, red, green, or blue, depending on the pixel's position under the color filter array. Initial data processing steps, up to and including the defect correction, preserve the one-color-per-pixel nature of the data stream, but after the defect correction it must be converted to a three-colors-per-pixel stream appropriate for standard color processing. The conversion is done by an edge-sensitive color interpolation module. The module adds the incomplete color information available for each pixel with information extracted from an appropriate set of neighboring pixels. The algorithm used to select this set and extract the information seeks the best compromise between preserving edges and filtering out high-frequency noise in flat field areas. The edge threshold can be set through register settings.

## Color Correction and Aperture Correction

To achieve good color fidelity of the IFP output, interpolated RGB values of all pixels are subjected to color correction. The IFP multiplies each vector of three pixel colors by a 3 x 3 color correction matrix. The three components of the resulting color vector are all sums of three 10-bit numbers. Since such sums can have up to 12 significant bits, the bit width of the image data stream is

widened to 12 bits per color (36 bits per pixel). The color correction matrix can either be programmed by the user or automatically selected by the AWB algorithm implemented in the IFP. Color correction should ideally produce output colors that are independent of the spectral sensitivity and color crosstalk characteristics of the image sensor. The optimal values of the color correction matrix elements depend on those sensor characteristics and on the spectrum of light incident on the sensor. The color correction variables can be adjusted through register settings.

To increase image sharpness, a programmable 2D aperture correction (sharpening filter) is applied to color-corrected image data. The gain and threshold for 2D correction can be defined through register settings.

#### Gamma Correction

The gamma correction curve (as shown in Figure 17) is implemented as a piecewise linear function with 19 knee points, taking 12-bit arguments and mapping them to 8-bit output. The abscissas of the knee points are fixed at 0, 64, 128, 256, 512, 768, 1024, 1280, 1536, 1792, 2048, 2304, 2560, 2816, 3072, 3328, 3584, 3840, and 4096. The 8-bit ordinates are programmable through IFP registers.

The MT9V113 IFP includes a block for gamma correction that has the capability to adjust its shape, based on brightness, to enhance the performance under certain lighting conditions. Two custom gamma correction tables may be uploaded, one corresponding to a brighter lighting condition, the other one corresponding to a darker lighting condition. At power-up, the IFP loads the two tables with default values. The final gamma correction table used depends on the brightness of the scene and can take the form of either uploaded tables or an interpolated version of the two tables. A single (non-adjusting) table for all conditions can also be used.



Figure 17. Gamma Correction Curve

Special effects like negative image, sepia, or B/W can be applied to the data stream at this point. These effects can be enabled and selected by registers.

To remove high- or low-light color artifacts, a color kill circuit is included. It affects only pixels whose luminance

exceeds a certain preprogrammed threshold. The U and V values of those pixels are attenuated proportionally to the difference between their luminance and the threshold.

#### Image Scaling and Cropping

To ensure that the size of images output by the MT9V113 can be tailored to the needs of all users, the IFP includes a scaler module. When enabled, this module performs rescaling of incoming images-shrinks them to arbitrarily selected width and height without reducing the field of view and without discarding any pixel values.

By configuring the cropped and output windows to various sizes, different zooming levels for 4X, 2X, and 1X can be achieved. The location of the cropped window is configurable so that panning is also supported. A separate cropped window is defined for context A and context B. In both contexts, the height and width definitions for the output window must be equal to or smaller than the cropped image. The image cropping and scaler module can be used together to implement a digital zoom and pan.

#### **Camera Control and Auto Functions**

The MT9V113 can operate in several modes including preview, still capture (snapshot), and video. All modes of operation are individually configurable and are organized as two contexts-context A and context B. Context switching can be accomplished by sending a command through the two-wire serial interface.

#### Context Switching

Context A is primarily intended for use in the preview mode. During this mode, the sensor usually outputs low resolution images (QVGA: 320 x 240) at a relatively high frame rate.

Context B can be configured for the still capture or video mode. For still capture mode, the user typically specifies the desired output image size. For video mode, the user can select a different image size and a fixed frame rate. If the flash is enabled, the user can also change the frame rate in still capture mode.

To take a snapshot, the user first sends a command to change the context from A to B.

A typical sequence of events after this command are:

- 1. The camera may turn on its LED flash if it has one and is required to use it. With the flash on, the camera exposure and white balance are automatically adjusted to the changed illumination of the scene.
- 2. The camera captures one or more frames of desired size. A camera equipped with a xenon flash generates strobes while capturing images. When image capture is completed, the camera automatically returns to context A and resumes running in preview mode.

To start video capture, the user must program relevant context B settings, such as capture mode, image size, and frame rate. To start video capture, the user first sends a context switching command. Upon receiving it, the MT9V113 switches to the modified context B settings, while continuing to output YUV-encoded image data. AE adjusts automatically and provides smooth continuous image outputs. To exit the video capture mode, the user must send another context change command to switch back to context A.

The MT9V113 supports both xenon and LED flash through one of the GPIO signals. The timing of the flash STROBE signal with the default settings is shown in Figure 18, Figure 19, and Figure 20. The flash can be programmed to fire only once or be delayed by few frames. For the xenon flash, the duration of the flash time can be also programmed.

The flash output can be inverted by programming a register.



Figure 18. Xenon Flash Enabled



Figure 19. LED Flash Enabled



Figure 20. LED Flash Using Inverted STROBE

## Auto Exposure

The AE algorithm performs automatic adjustments of the image brightness by controlling exposure time, and analog gains of the sensor core as well as digital gains applied to the image.

AE is implemented by a firmware driver that analyzes image statistics collected by the exposure measurement engine, and then programs the sensor core and color pipeline to achieve the desired exposure.

To achieve the required amount of exposure, the AE driver adjusts the sensor integration time, gains, ADC reference, and IFP digital gains. In addition, the overall brightness of the scene can be adjusted by the user.

The MT9V113 includes several AE algorithms, two of which are:

- Average brightness tracking (ABT)
   The average brightness tracking AE uses a constant average tracking algorithm where a target brightness value is compared to a current brightness value, and the gain and integration time are adjusted accordingly to meet the target requirement.
- Dynamic range tracking (DRT)
   The dynamic range tracking AE examines the data from the statistics engine and produces a corrected

brightness target so that overexposed or underexposed scene can be avoided. This also allows a manual control of the image brightness.

Both algorithms are available in preview and capture modes.

Additionally, a scene-evaluative AE algorithm is available for use in snapshot mode. The algorithm performs scene analysis and classification with respect to its brightness, contrast, and composure and then decides to increase, decrease, or keep the original exposure target. It makes the most difference for backlight and bright outdoor conditions.

#### Auto White Balance

The MT9V113 has a built-in AWB algorithm designed to compensate for the effects of changing spectra of the scene illumination on the quality of the color rendition. The algorithm consists of two major parts: a measurement engine performing statistical analysis of the image and a driver performing the selection of the optimal color correction matrix, digital, and sensor core analog gains. While default settings of these algorithms are adequate in most situations, the user can reprogram base color correction

matrices, place limits on color channel gains, and control the speed of both matrix and gain adjustments.

#### Flicker Detection

Flicker occurs when the integration time is not an integer multiple of the period of the light intensity. The automatic flicker detection block does not compensate for the flicker, but rather avoids it by detecting the flicker frequency and adjusting the integration time. For integration times below the light intensity period (10 ms for 50 Hz environment), flicker cannot be avoided.

## **Output Conversion and Formatting**

The YUV data stream can either exit the color pipeline as is or be converted before exit to an alternative YUV or RGB data format.

#### Color Conversion Formulas

#### Y'U'V':

This conversion is BT 601 scaled to make YUV range from 0 through 255. This setting is recommended for JPEG encoding and is the most popular, although it is not well defined and often misused in various operating systems.

$$Y' = 0.299 \times R' + 0.587 \times G' + 0.114 \times B'$$
 (eq. 1)

$$U' = 0.564 \times (B' - Y') + 128$$
 (eq. 2)

$$V' = 0.713 \times (R' - Y') + 128$$
 (eq. 3)

There is an option where 128 is not added to U'V'.

## Y'Cb'Cr' Using sRGB Formulas:

The MT9V113 implements the sRGB standard. This option provides YCbCr coefficients for a correct 4:2:2 transmission.

NOTE: 16 < Y601 < 235; 16 < Cb < 240; 16 < Cr < 240; and 0 < = RGB < = 255

$$Y' = (0.2126 \times R' + 0.7152 \times G' + 0.0722 \times B') \times (219/256) + 16$$
 (eq. 4)

$$Cb' = 0.5389 \times (B' - Y') \times (224/256) + 128$$
 (eq. 5)

$$Cr' = 0.635 \times (R' - Y') \times (224/256) + 128$$
 (eq. 6)

## Y'U'V' Using sRGB Formulas:

These are similar to the previous set of formulas, but have YUV spanning a range of 0 through 255.

$$Y' = 0.2126 \times R' + 0.7152 \times G' + 0.0722 \times B'$$
 (eq. 7)

$$U' = 0.5389 \times (B' - Y') + 128 =$$
 (eq. 8)  
= -0.1146 × R' - 0.3854 × G' + 0.5 × B' + 128

$$V' = 0.635 \times (R' - Y') + 128 =$$
 (eq. 9)  
=  $0.5 \times R' - 0.4542 \times G' - 0.0458 \times B' + 128$ 

There is an option to disable adding 128 to U'V'. The reverse transform is as follows:

$$R' = Y + 1.5748 \times V$$
 (eq. 10)

$$G' = Y - 0.1873 \times (U - 128) - 0.4681 \times (V - 128)$$
 (eq. 11)

$$B' = Y + 1.8556 \times (U - 128)$$
 (eq. 12)

## Uncompressed YUV/RGB Data Ordering

The MT9V113 supports swapping YCbCr mode, as illustrated in Table 4.

**Table 4. YCbCr OUTPUT DATA ORDERING** 

| Mode              | Data Sequence   |                 |                  |                  |
|-------------------|-----------------|-----------------|------------------|------------------|
| Default (no swap) | Cb <sub>i</sub> | Yi              | Cr <sub>i</sub>  | Y <sub>i+1</sub> |
| Swapped CrCb      | Cri             | Yi              | Cb <sub>i</sub>  | Y <sub>i+1</sub> |
| Swapped YC        | Yi              | Cb <sub>i</sub> | Y <sub>i+1</sub> | Cri              |
| Swapped CrCb, YC  | Yi              | Cr <sub>i</sub> | Y <sub>i+1</sub> | Cbi              |

The RGB output data ordering in default mode is shown in Table 5. The odd and even bytes are swapped when

luma/chroma swap is enabled. R and B channels are bitwise swapped when chroma swap is enabled.

**Table 5. RGB ORDERING IN DEFAULT MODE** 

| Mode (Swap Disabled) | Byte | $D_7D_6D_5D_4D_3D_2D_1D_0$                                                                                              |
|----------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| 565RGB               | Odd  | $R_7R_6R_5R_4R_3G_7G_6G_5$                                                                                              |
|                      | Even | G <sub>4</sub> G <sub>3</sub> G <sub>2</sub> B <sub>7</sub> B <sub>6</sub> B <sub>5</sub> B <sub>4</sub> B <sub>3</sub> |
| 555RGB               | Odd  | 0 R <sub>7</sub> R <sub>6</sub> R <sub>5</sub> R <sub>4</sub> R <sub>3</sub> G <sub>7</sub> G <sub>6</sub>              |
|                      | Even | G <sub>4</sub> G <sub>3</sub> G <sub>2</sub> B <sub>7</sub> B <sub>6</sub> B <sub>5</sub> B <sub>4</sub> B <sub>3</sub> |
| 444xRGB              | Odd  | $R_7R_6R_5R_4G_7G_6G_5G_4$                                                                                              |
|                      | Even | B <sub>7</sub> B <sub>6</sub> B <sub>5</sub> B <sub>4</sub> 0 0 0 0                                                     |
| x444RGB              | Odd  | 0 0 0 0 R <sub>7</sub> R <sub>6</sub> R <sub>5</sub> R <sub>4</sub>                                                     |
|                      | Even | $G_7G_6G_5G_4B_7B_6B_5B_4$                                                                                              |

Uncompressed 10-Bit Bypass Output

Raw 10-bit Bayer data from the sensor core can be output in bypass mode in two ways:

1. Using both DOUT[7:0] and GPIO[1:0]. The GPIO signals are the lowest 2 bits of data.

2. Using only DOUT[7:0] with a special 8 + 2 data format, shown in Table 6.

**Table 6. 2-BYTE RGB FORMAT** 

| Byte       | Bits Used                   | Bit Sequence                            |
|------------|-----------------------------|-----------------------------------------|
| Odd bytes  | 8 data bits                 | $D_9D_8D_7D_6D_5D_4D_3D_2$              |
| Even bytes | 2 data bits + 6 unused bits | 0 0 0 0 0 D <sub>1</sub> D <sub>0</sub> |

## Table 7. DATA FORMATS SUPPORTED BY MIPI INTERFACE

| Data Format                                              | Data Type                    |
|----------------------------------------------------------|------------------------------|
| YUV 422 8-bit                                            | 0x1E                         |
| 565RGB                                                   | 0x22                         |
| 555RGB                                                   | 0x21                         |
| 444RGB                                                   | 0x20                         |
| RAW8                                                     | 0x2A                         |
| RAW10                                                    | 0x2B                         |
| RAW12                                                    | 0x2C                         |
| RAW14                                                    | 0x12                         |
| User-defined byte-based data (including compressed data) | 0x30<br>0x31<br>0x32<br>0x33 |

<sup>1.</sup> Data will be packed as RAW8 if the data type specified does not match any of the above data types.

## REGISTER AND VARIABLE DESCRIPTION

There are two methods to change internal registers and RAM variables of MT9V113:

- 1. The MCU firmware driver
- 2. The two-wire serial interface through the external host device

The firmware for the MT9V113 is implemented in multiple drivers that are responsible for different parts of operation, as shown in Figure 21.

The sequencer is responsible for coordinating all events triggered by the user.



Figure 21. Software Architecture

Table 8. SUMMARY OF MT9V113 REGISTERS AND VARIABLES

|           | Registers                      |                    |                            |  |  |  |
|-----------|--------------------------------|--------------------|----------------------------|--|--|--|
|           | Address                        | Мар                | Functions                  |  |  |  |
|           | 0x3000-0x31FE                  | Core               | Sensor core                |  |  |  |
|           | 0x3200-0x33FE                  | SOC1               | IFP, Parallel Output       |  |  |  |
|           | 0x3400-0x37BE                  | SOC2               | MIPI, PGA Coefficient      |  |  |  |
|           | 0x0000-0x0050                  | SYSCTL             | PLL, power, standby        |  |  |  |
|           | 0x0982–0x099E XDMA RAM address |                    | RAM address pointer        |  |  |  |
|           | 0x1040-0x10FD                  | GPIO               | GPIO                       |  |  |  |
|           | Var                            | iables             |                            |  |  |  |
| ID Number | Offset Address                 | Мар                | Function                   |  |  |  |
| 1         | 0x0000-0x00FF                  | Sequencer          | IFP operation              |  |  |  |
| 2         | 0x0000-0x00FF                  | Auto Exposure      | Auto Exposure              |  |  |  |
| 3         | 0x0000-0x00FF                  | Auto White Balance | Auto White Balance         |  |  |  |
| 4         | 0x0000-0x00FF                  | Anti-Flicker       | Anti-Flicker               |  |  |  |
| 7         | 0x0000-0x00FF                  | Mode               | Context Switch, Image Size |  |  |  |
| 11        | 0x0000-0x00FF                  | Histogram          | Gamma                      |  |  |  |

 $<sup>{\</sup>it 1.}\ \ {\it For\ details\ on\ registers\ and\ variables,\ see\ the\ MT9V113\ Register\ and\ Variable\ Reference.}$ 

#### **How to Access Registers and Variables**

Registers and variables are accessed in different ways.

#### Registers

All the registers shown in Table 8 can be accessed by the two-wire serial interface with 16-bit addresses and 16-bit data; however the GPIO registers are treated as variables for writing to and reading from as explained in the "Variables" section.

"Two-Wire Serial Interface" describes the interface protocol of the two-wire serial interface in more detail. The 6811 microcontroller can also access all the registers through physical address as shown in Table 8.

## Variables

Variables are located in the microcontroller RAM memory. Each driver, such as auto exposure, auto white balance, and flicker detection, has a unique driver ID (0...31) number and a set of variables associated with that driver. Each variable associated with that driver is uniquely identified by its offset.

All driver variables and GPIO registers can be accessed through the mcu\_variable\_address and mcu\_variable\_data registers in the XDMA register map. The variables are accessed using a logical address. This address, which is set in the mcu\_variable\_address register, consists of a 5-bit driver ID number and a 8-bit variable offset.

#### Reserved

All the reserved bits should not be changed. The user should write the original values back when changing the registers.

## **Two-Wire Serial Interface**

The two-wire serial interface bus enables read and write access to control and status registers within the MT9V113. This interface is designed to be compatible with the MIPI Alliance Standard for Camera Serial Interface 2 (CSI-2) 1.0, which uses the electrical characteristics and transfer protocols of the two-wire serial interface specification.

The interface protocol uses a master/slave model in which a master controls one or more slave devices. The MT9V113 always operates in slave mode. The host (master) generates a clock (SCLK) that is an input to the MT9V113 and is used to synchronize transfers. Data is transferred between the master and the slave on a bidirectional signal (SDATA).

#### Protocol

Data transfers on the two-wire serial interface bus are performed by a sequence of low-level protocol elements, as follows:

- 1. a (repeated) start condition
- 2. a slave address/data direction byte
- 3. a 16-bit register address (8-bit addresses are not supported)
- 4. an (a no) acknowledge bit
- a 16-bit data transfer
   (8-bit data transfers are not supported)

#### 6. a stop condition

The bus is idle when both SCLK and SDATA are HIGH. Control of the bus is initiated with a start condition, and the bus is released with a stop condition. Only the master can generate the start and stop conditions.

A start condition is defined as a HIGH-to-LOW transition on SDATA while SCLK is HIGH.

At the end of a transfer, the master can generate a start condition without previously generating a stop condition; this is known as a repeated start or restart condition.

A stop condition is defined as a LOW-to-HIGH transition on SDATA while SCLK is HIGH.

Data is transferred serially, 8 bits at a time, with the most significant bit (MSB) transmitted first. Each byte of data is followed by an acknowledge bit or a no-acknowledge bit. This data transfer mechanism is used for the slave address/data direction byte and for message bytes. One data bit is transferred during each SCLK clock period. SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH.

## MT9V113 Slave Address

Bits [7:1] of this byte represent the device slave address and bit [0] indicates the data transfer direction. A "0" in bit [0] indicates a WRITE, and a "1" indicates a READ. If the SADDR signal is driven LOW, then addresses used by the MT9V113 are R0x078 (write address) and R0x079 (read address). If the SADDR signal is driven HIGH, then addresses used by the MT9V113 are R0x07A (write address) and R0x07B (read address).

## Messages

Message bytes are used for sending MT9V113 internal register addresses and data. The host should always use 16-bit address (two bytes) and 16-bit data to access internal registers. Refer to READ and WRITE cycles in Figure 22 through Figure 26.

Each 8-bit data transfer is followed by an acknowledge bit or a no-acknowledge bit in the SCLK clock period following the data transfer. The transmitter (which is the master when writing, or the slave when reading) releases SDATA. The receiver indicates an acknowledge bit by driving SDATA LOW. For data transfers, SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH.

The no-acknowledge bit is generated when the receiver does not drive SDATA low during the SCLK clock period following a data transfer. A no-acknowledge bit is used to terminate a read sequence.

## Typical Operation

A typical READ or WRITE sequence begins by the master generating a start condition on the bus. After the start condition, the master sends the 8-bit slave address/data direction byte. The last bit indicates whether the request is for a READ or a WRITE, where a "0" indicates a WRITE and a "1" indicates a READ. If the address matches the

address of the slave device, the slave device acknowledges receipt of the address by generating an acknowledge bit on the bus.

If the request was a WRITE, the master then transfers the 16-bit register address to which a WRITE will take place. This transfer takes place as two 8-bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master will then transfer the 16-bit data, as two 8-bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master stops writing by generating a (re)start or stop condition. If the request was a READ, the master sends the 8-bit write slave address/data direction byte

and 16-bit register address, just as in the WRITE request. The master then generates a (re)start condition and the 8-bit read slave address/data direction byte, and clocks out the register data, 8 bits at a time. The master generates an acknowledge bit after each 8-bit transfer. The data transfer is stopped when the master sends a no-acknowledge bit.

## Single READ from Random Location

Figure 22 shows the typical READ cycle of the host to MT9V113. The first 2 bytes sent by the host are an internal 16-bit register address. The following 2-byte READ cycle sends the contents of the registers to host.



Figure 22. Single READ from Random Location

## Single READ from Current Location

Figure 23 shows the single READ cycle without writing the address. The internal address will use the previous address value written to the register.



Figure 23. Single READ from Current Location

#### Sequential READ, Start from Random Location

This sequence (Figure 24) starts in the same way as the single READ from random location (Figure 22). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read.



Figure 24. Sequential READ, Start from Random Location

#### Sequential READ, Start from Current Location

This sequence (Figure 25) starts in the same way as the single READ from current location (Figure 23). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte reads until "L" bytes have been read.



Figure 25. Sequential READ, Start from Current Location

Single Write to Random Location

Figure 26 shows the typical WRITE cycle from the host to the MT9V113. The first 2 bytes indicate a 16-bit address

of the internal registers with most-significant byte first. The following 2 bytes indicate the 16-bit data.



Figure 26. Single WRITE to Random Location

## Sequential WRITE, Start at Random Location

This sequence (Figure 27) starts in the same way as the single WRITE to random location (Figure 26). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte writes until "L" bytes have been written. The WRITE is terminated by the master generating a stop condition.



Figure 27. Sequential WRITE, Start at Random Location

## **SPECTRAL CHARACTERISTICS**





Figure 29. Quantum Efficiency

## **Electrical Specifications**

**Table 9. ABSOLUTE MAXIMUM RATINGS** 

|                           |                                             | Rating |              |      |
|---------------------------|---------------------------------------------|--------|--------------|------|
| Symbol                    | Parameter                                   | Min    | Max          | Unit |
| VDD                       | Core digital voltage                        | -0.3   | 2.4          | V    |
| VDD_IO                    | I/O digital voltage                         | -0.3   | 4.0          | V    |
| VAA                       | Analog voltage                              | -0.3   | 4.0          | V    |
| VAA_PIX                   | Pixel supply voltage                        | -0.3   | 4.0          | V    |
| VDD_PLL_Max               | PLL supply voltage                          | -0.3   | 4.0          | V    |
| VDD_PHY                   | PHY supply voltage                          | -0.3   | 2.4          | V    |
| VIN                       | Input voltage                               | -0.3   | VDD_IO + 0.3 | V    |
| T <sub>OP</sub>           | Operating temperature (measure at junction) | -30    | 70           | °C   |
| T <sub>STG</sub> (Note 1) | Storage temperature                         | -40    | 85           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **Recommended Operating Conditions**

**Table 10. OPERATING CONDITIONS** 

| Symbol              | Parameter                           | Min | Тур | Max  | Units |
|---------------------|-------------------------------------|-----|-----|------|-------|
| VDD                 | Core digital voltage                | 1.7 | 1.8 | 1.95 | V     |
| V <sub>DD</sub> _IO | I/O digital voltage                 | 2.5 | 2.8 | 3.1  | V     |
|                     |                                     | 1.7 | 1.8 | 1.95 | V     |
| VAA                 | Analog voltage                      | 2.5 | 2.8 | 3.1  | V     |
| VAA_PIX             | Pixel supply voltage                | 2.5 | 2.8 | 3.1  | V     |
| VDD_PLL             | PLL supply voltage                  | 2.5 | 2.8 | 3.1  | V     |
| VDD_PHY             | I/O MIPI interface supply voltage   | 1.7 | 1.8 | 1.95 | V     |
| TJ                  | Operating temperature (at junction) | -30 | 55  | 70   | °C    |

**Table 11. DC ELECTRICAL CHARACTERISTICS** 

| Symbol | Parameter             | Condition                  | Min          | Max          | Unit |
|--------|-----------------------|----------------------------|--------------|--------------|------|
| VIH    | Input HIGH voltage    |                            | 0.7 * VDD_IO | VDD_IO + 0.5 | V    |
| VIL    | Input LOW voltage     |                            | -0.3         | 0.3 * VDD_IO | V    |
| lin    | Input leakage current | VIN = 0V or VIN = VDD_IO   |              | 10           | μА   |
| Voн    | Output HIGH voltage   | VDD_IO = 1.8 V, IOH = 2 mA | 1.7          | _            | V    |
|        |                       | VDD_IO = 1.8 V, IOH = 4 mA | 1.6          | -            | V    |
|        |                       | VDD_IO = 1.8 V, IOH = 8 mA | 1.4          | =            | V    |
|        |                       | VDD_IO = 2.8 V, IOH = 2 mA | 2.7          | =            | V    |
|        |                       | VDD_IO = 2.8 V, IOH = 4 mA | 2.6          | =            | V    |
|        |                       | VDD_IO = 2.8 V, IOH = 8 mA | 2.5          | -            | V    |

<sup>1.</sup> This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the product specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 11. DC ELECTRICAL CHARACTERISTICS (continued)

| Symbol | Parameter          | Condition                  | Min | Max | Unit |
|--------|--------------------|----------------------------|-----|-----|------|
| Vol    | Output LOW voltage | VDD_IO = 1.8 V, IOH = 2 mA | _   | 0.1 | V    |
|        |                    | VDD_IO = 1.8 V, IOH = 4 mA | _   | 0.2 | V    |
|        |                    | VDD_IO = 1.8 V, IOH = 8 mA | _   | 0.4 | V    |
|        |                    | VDD_IO = 2.8 V, IOH = 2 mA | _   | 0.1 | V    |
|        |                    | VDD_IO = 2.8 V, IOH = 4 mA | _   | 0.2 | V    |
|        |                    | VDD_IO = 2.8 V, IOH = 8 mA | _   | 0.4 | V    |

## Table 12. OPERATING/STANDBY CURRENT CONSUMPTION

 $(^{f}\text{EXTCLK} = 48 \text{ MHz}; ^{f}\text{PIXCLK} = 28 \text{ MHz}; \text{voltages} = \text{Typ or Max}; \text{V}_{DD}\_\text{MIPI} = \text{V}_{DD}; \text{TJ} = \text{Typ or Max}; \text{excludes V}_{DD}\_\text{IO current})$ 

| Symbol                   | Parameter                                               | Condition                                                            | Min | Max | Unit |
|--------------------------|---------------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|
| IDD                      | Digital operating current                               | Context A                                                            | 11  | 16  | mA   |
| IAA                      | Analog operating current                                |                                                                      | 10  | 12  | mA   |
| IAA_PIX                  | Pixel supply current                                    |                                                                      | 0.5 | 0.6 | mA   |
| IDD_PLL                  | PLL supply current                                      |                                                                      | 9   | 13  | mA   |
|                          | Total supply current                                    |                                                                      | 30  | 42  | mA   |
|                          | Total power consumption                                 |                                                                      | 74  | 111 | mW   |
| IDD                      | Digital operating current                               | Context B                                                            | 11  | 16  | mA   |
| IAA                      | Analog operating current                                |                                                                      | 10  | 12  | mA   |
| IAA_PIX                  | Pixel supply current                                    |                                                                      | 0.5 | 0.6 | mA   |
| IDD_PLL                  | PLL supply current                                      |                                                                      | 9   | 13  | mA   |
|                          | Total supply current                                    |                                                                      | 30  | 42  | mA   |
|                          | Total power consumption                                 |                                                                      | 74  | 111 | mW   |
| Hard standby             | Total standby current when asserting the STANDBY signal |                                                                      | 12  | 15  | μА   |
|                          | Standby power                                           |                                                                      | 29  | 41  | μW   |
| Soft standby (clock on)  | Total standby current                                   | fEXTCLK = 48 MHz, Soft standby mode<br>as defined in Developer Guide | 6   | 7.5 | mA   |
|                          | Standby power                                           |                                                                      | 11  | 14  | mW   |
| Soft standby (clock off) | Total standby current                                   | Soft standby mode as defined in<br>Developer Guide                   | 12  | 15  | μА   |
|                          | Standby power                                           |                                                                      | 29  | 41  | μW   |

## Table 13. AC ELECTRICAL CHARACTERISTICS

 $(\text{fEXTCLK} = 6 - 48 \text{ MHz}; \text{V}_{DD} = 1.8 \text{ V}; \text{V}_{DD}\_\text{IO} = 1.8 \text{ V} - 2.8 \text{ V}; \text{V}_{AA} = 2.8 \text{ V}; \text{V}_{AA}\_\text{PIX} = 2.8 \text{ V}; \text{V}_{DD}\_\text{PLL} = 2.8 \text{ V}; \text{C}_{LOAD} = 50 \text{ pF})$ 

| Symbol                     | Parameter                                                                                                                                     | Conditio                               | ns            | Min | Тур | Max | Unit |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|-----|-----|-----|------|
| fEXTCLK                    | External clock frequency                                                                                                                      | PLL enab                               | led           | 6   | 14  | 48  | MHz  |
| <sup>t</sup> R             | Input clock rise time                                                                                                                         |                                        |               | =   | =   | 5   | ns   |
| t <sub>F</sub>             | Input clock fall time                                                                                                                         |                                        |               |     | _   | 5   | ns   |
|                            | Clock duty cycle                                                                                                                              |                                        |               | 45  | _   | 55  | %    |
| <sup>t</sup> JITTER        | Input clock jitter<br>(peak-to-peak jitter)                                                                                                   |                                        |               |     | _   | 1   | ns   |
| Output signal slew         | Rise and fall time of parallel output signals (PIXCLK, FV, LV, D <sub>OUT</sub> ) with slew rate programmed to 7. See SYSCTL register 0x001E. | VDD_IO = 2.8 V<br>Input clock = 48 MHz | CLOAD = 30 pf | _   | 3   | _   | ns   |
| rate programmed to 7. See  |                                                                                                                                               |                                        | CLOAD = 50 pf | _   | 4   | _   | ns   |
|                            | output signals                                                                                                                                | VDD_IO = 2.8 V<br>Input clock = 48 MHz | CLOAD = 30 pf | -   | 4   | -   | ns   |
|                            |                                                                                                                                               | CLOAD = 50 pf                          | -             | 5   |     | ns  |      |
|                            | Rise and fall time of parallel output signals (PIXCLK, FV, LV, D <sub>OLIT</sub> ) with slew                                                  | VDD_IO = 2.8 V<br>Input clock = 48 MHz | CLOAD = 30 pf | -   | 9   | -   | ns   |
|                            | rate programmed to 0. See SYSCTL register 0x001E.                                                                                             |                                        | CLOAD = 50 pf | _   | 11  | _   | ns   |
| fPIXCLK (Note 1)           | PIXCLK frequency                                                                                                                              | -                                      |               | _   | _   | 28  | MHz  |
| <sup>t</sup> PIXCLK_JITTER | Pixel clock jitter<br>(output jitter, peak-to-peak)                                                                                           | -                                      |               | 1.3 | 2.1 | 3.7 | ns   |
| <sup>t</sup> PD            | PIXCLK to data valid                                                                                                                          | Input clock = 4                        | 8 MHz,        | -2  | =   | 2   | ns   |
| <sup>t</sup> PFH           | PIXCLK to FV HIGH                                                                                                                             | CLOAD = 50 pF                          |               | _   | _   | 20  | ns   |
| <sup>t</sup> PLH           | PIXCLK to LV HIGH                                                                                                                             |                                        |               | _   | =   | 20  | ns   |
| <sup>t</sup> PFL           | PIXCLK to FV LOW                                                                                                                              |                                        |               | _   | =   | 20  | ns   |
| <sup>t</sup> PLL           | PIXCLK to LV LOW                                                                                                                              |                                        |               | =   | =   | 20  | ns   |
| Cin                        | Input pin capacitance                                                                                                                         | _                                      |               |     | 7   | =   | pF   |

<sup>1.</sup> PIXCLK output signal can be inverted internally by programming register.



Notes: 1. PLL disabled.

- PLL disabled.
   FRAME\_VALID leads LINE\_VALID by 6 PIXCLKs.
   FRAME\_VALID trails LINE\_VALID by 6 PIXCLKs.
   DOUT[7:0], FRAME\_VALID, and LINE\_VALID are shown with respect to the falling edge of PIXCLK. This feature is programmable and DOUT[7:0], FRAME\_VALID, and LINE\_VALID can be synchronized to the rising edge of PIXCLK.
- 5. Propagation delay is measured from 50% of rising and falling edges.

Figure 30. Parallel Pixel Bus Timing Diagram

Table 14. TWO-WIRE SERIAL INTERFACE TIMING DATA

 $(\text{fEXTCLK} = 14 \text{ MHz}; \text{ $V_{DD}$} = 1.8 \text{ $V$}; \text{ $V_{DD}$} = 1.8 \text{ $V$}; \text{ $V_{AA}$} = 2.8 \text{ $V$}; \text{ $V_{AA}$} = 2.8 \text{ $V$}; \text{ $V_{DD}$} = 2.8 \text{ $V$}; \text{ $V_{DD}$} = 2.8 \text{ $V$}; \text{ $V_{DD}$} = 1.8 \text{ $V$}; \text{ $V_{DD}$} = 1.8 \text{ $V$}; \text{ $V_{AA}$} = 2.8 \text{ $V$}; \text{ $V_{AA}$} = 2.8 \text{ $V$}; \text{ $V_{DD}$} = 2.8 \text{ $V_{DD}$} = 2.8 \text{ $V_{DD}$}; \text{ $V_{DD}$} = 2.8 \text{ $V_{DD}$} = 2.8 \text{ $V_{DD}$}; \text{ $V_{DD}$} = 2.8 \text$  $C_{LOAD} = 68.5 pF$ )

| Symbol            | Parameter                              | Conditions             | Min | Тур | Max | Unit |
|-------------------|----------------------------------------|------------------------|-----|-----|-----|------|
| fSCLK             | Serial interface input clock frequency |                        | 100 | =   | 400 | kHz  |
| <sup>t</sup> SCLK | Serial interface input clock period    |                        | 2.5 | _   | 10  | μs   |
|                   | SCLK duty cycle                        |                        | 33  | 50  | 50  | %    |
| <sup>t</sup> r    | SCLK/SDATA rise time                   |                        | -   | -   | 300 | ns   |
| <sup>t</sup> SRTS | Start setup time                       | Master write to slave  | 600 | _   | _   | ns   |
| <sup>t</sup> SRTH | Start hold time                        | Master write to slave  | 300 | =   | =   | ns   |
| <sup>t</sup> SDH  | SDATA hold                             | Master write to slave  | 5   | =   | 900 | ns   |
| tSDS              | SDATA setup                            | Master write to slave  | 100 | =   | =   | ns   |
| <sup>t</sup> SHAW | SDATA hold to ack                      | Master write to slave  | 150 | _   | _   | ns   |
| <sup>t</sup> AHSW | Ack hold to SDATA                      | Master write to slave  | 150 | _   | _   | ns   |
| <sup>t</sup> STPS | Stop setup time                        | Master write to slave  | 300 | _   | _   | ns   |
| <sup>t</sup> STPH | Stop hold time                         | Master write to slave  | 600 | _   | _   | ns   |
| <sup>t</sup> SHAR | SDATA hold to ack                      | Master read from slave | 300 | _   | _   | ns   |
| <sup>t</sup> AHSR | Ack hold to SDATA                      | Master read from slave | 300 | _   | _   | ns   |
| tSDHR             | SDATA hold                             | Master read from slave | 300 | _   | 650 | ns   |
| <sup>t</sup> SDSR | SDATA setup                            | Master read from slave | 300 | _   | -   | ns   |



Figure 31. Two-Wire Serial Bus Timing Parameters

## **MIPI AC and DC Electrical Characteristics**

Table 15. MIPI HIGH-SPEED TRANSMITTER DC CHARACTERISTICS

| Symbol       | Parameter                                                      | Min | Тур | Max | Unit |
|--------------|----------------------------------------------------------------|-----|-----|-----|------|
| Vod          | HS transmit differential voltage                               | _   | 175 | _   | mV   |
| CMTX         | HS transmit static common mode voltage                         | =   | 200 | =   | mV   |
| ΔVod         | VOD mismatch when output is Differential-1 or Differential-0   | =   | 4   | =   | mV   |
| Δ VCMTX(1,0) | VCMTX mismatch when output is Differential-1 or Differential-0 | =   | 1   | =   | mV   |
| VоннS        | HS output HIGH voltage                                         | =   | 170 | =   | mV   |
| Zos          | Single-ended output impedance                                  | _   | 50  | _   | Ω    |
| ΔZos         | Single-ended output impedance mismatch                         | _   | 3   | _   | %    |

Table 16. MIPI HIGH-SPEED TRANSMITTER AC CHARACTERISTICS

| Symbol            | Parameter                                  | Min | Тур | Max | Unit    |
|-------------------|--------------------------------------------|-----|-----|-----|---------|
|                   | Data bit rate                              | _   | _   | 224 | Mb/s    |
| <sup>t</sup> rise | 20–80% rise time                           | _   | 380 | _   | ps      |
| <sup>t</sup> fall | 20-80% fall time                           | _   | 380 | _   | ps      |
| VCMTX(LF)         | Common-level variations between 50-450 MHz | _   | 15  | _   | mV peak |

#### Table 17. MIPI LOW-POWER TRANSMITTER DC CHARACTERISTICS

| Symbol | Parameter                          | Min | Тур | Max | Unit |
|--------|------------------------------------|-----|-----|-----|------|
| Vol    | Thevenin output low level          | _   | 8   | _   | mV   |
| Voн    | Thevenin output high level         | =   | 1.2 | =   | V    |
| ZOLP   | Output impedance of LP transmitter | =   | 105 | =   | Ω    |

#### Table 18. MIPI LOW-POWER TRANSMITTER AC CHARACTERISTICS

| Symbol            | Parameter                  | Min | Тур | Max | Unit  |
|-------------------|----------------------------|-----|-----|-----|-------|
| <sup>t</sup> rise | 15–85% rise time           | -   | 6   | -   | ns    |
| <sup>t</sup> fall | 15-85% fall time           | =   | 12  | =   | ns    |
| Slew              | Slew rate (CLOAD 5–20 pf)  | =   | 270 | =   | mV/ns |
| Slew              | Slew rate (CLOAD 20-70 pf) | =   | 170 | =   | mV/ns |

ON Semiconductor and ill are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any product herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semicon

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative