# 256 Kb I<sup>2</sup>C CMOS Serial EEPROM in WLCSP Package #### **Description** The N24C256 is a 256 Kb Serial CMOS EEPROM, internally organized as 32768 words of 8 bits each. They feature a 64-byte page write buffer and support both the Standard (100 kHz), Fast (400 kHz) and Fast-Plus (1 MHz) $I^2C$ protocol. The Write Protect input allows hardware protection for the memory array. The A2 input allows two N24C256 devices to be connected to the same bus. #### **Features** - Supports Standard, Fast and Fast-Plus I<sup>2</sup>C Protocol - Two Selectable I<sup>2</sup>C Device Addresses - 1.7 V to 5.5 V Supply Voltage Range - 64-byte Page Write Buffer - Schmitt Triggers and Noise Suppression Filters on I<sup>2</sup>C Bus Inputs (SCL and SDA) - Low Power CMOS Technology - 1,000,000 Program/Erase Cycles - 100 Year Data Retention - Industrial Temperature Range: -40°C to +85°C - Ultra-thin 6-ball WLCSP Package - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant\* Figure 1. Functional Symbol \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # ON Semiconductor® www.onsemi.com WLCSP-6 C6A SUFFIX CASE 567WC #### **PIN CONFIGURATION** (Top View) #### **PIN FUNCTION** | Pin Name | Function | |-----------------|--------------------------| | SDA | Serial Data Input/Output | | SCL | Serial Clock Input | | V <sub>CC</sub> | Power Supply | | V <sub>SS</sub> | Ground | | WP | Hardware Write Protect | | A2 | Address Pin | #### **MARKING DIAGRAM** X = Specific Device Code (See Ordering Information Table) ' = Production Year (Last Digit) W = Production Week Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 9 of this data sheet. #### **Table 1. ABSOLUTE MAXIMUM RATINGS** | Parameter | Rating | Unit | |----------------------------------------------------|--------------|------| | Storage Temperature | -65 to +150 | °C | | Voltage on Any Pin with Respect to Ground (Note 1) | -0.5 to +6.5 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### Table 2. RELIABILITY CHARACTERISTICS (Note 2) | Symbol | Parameter | Min | Unit | |---------------------------|----------------|-----------|----------------------| | N <sub>END</sub> (Note 3) | Endurance | 1,000,000 | Program/Erase Cycles | | T <sub>DR</sub> (Note 4) | Data Retention | 100 | Years | These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods. #### **Table 3. DC AND AC OPERATING CONDITIONS** | Supply Voltage / Temperature Range | Operation | |--------------------------------------------------------------------------------------------------|--------------| | $V_{CC} = 1.7 \text{ V to } 5.5 \text{ V / T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | READ / WRITE | | $V_{CC} = 1.6 \text{ V to } 5.5 \text{ V / T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | READ | | $V_{CC} = 1.6 \text{ V to } 5.5 \text{ V / T}_{A} = 0^{\circ}\text{C to } +85^{\circ}\text{C}$ | WRITE | # **Table 4. D.C. OPERATING CHARACTERISTICS** | Symbol | Parameter | Test Condition | Min | Max | Unit | | |------------------|--------------------|------------------------------------------------------|----------------------------------------|---------------------|----------------------|----| | I <sub>CCR</sub> | Read Current | Read, f <sub>SCL</sub> = 400 kHz/1 MHz | Read, f <sub>SCL</sub> = 400 kHz/1 MHz | | | mA | | I <sub>CCW</sub> | Write Current | | | | 2 | mA | | I <sub>SB</sub> | Standby Current | All I/O Pins at GND or V <sub>CC</sub> | V <sub>CC</sub> < 2.5 V | | 1 | μΑ | | | | | V <sub>CC</sub> > 2.5 V | | 2 | | | ΙL | I/O Pin Leakage | Pin at GND or V <sub>CC</sub> | | 2 | μΑ | | | V <sub>IL1</sub> | Input Low Voltage | V <sub>CC</sub> ≥ 2.5 V | V <sub>CC</sub> ≥ 2.5 V | | | V | | V <sub>IL2</sub> | Input Low Voltage | V <sub>CC</sub> < 2.5 V | | -0.5 | 0.25 V <sub>CC</sub> | V | | V <sub>IH1</sub> | Input High Voltage | V <sub>CC</sub> ≥ 2.5 V | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>IH2</sub> | Input High Voltage | V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | | V <sub>OL1</sub> | Output Low Voltage | $V_{CC} \ge 2.5 \text{ V, } I_{OL} = 3.0 \text{ mA}$ | | 0.4 | V | | | V <sub>OL2</sub> | Output Low Voltage | V <sub>CC</sub> < 2.5 V, I <sub>OL</sub> = 1.0 mA | | | 0.2 | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # **Table 5. PIN IMPEDANCE CHARACTERISTICS** | Symbol | Parameter | Conditions | Max | Unit | |--------------------------|--------------------------------|-----------------------|-----|------| | C <sub>IN</sub> (Note 5) | SDA I/O Pin Capacitance | V <sub>IN</sub> = 0 V | 8 | pF | | C <sub>IN</sub> (Note 5) | Input Capacitance (other pins) | V <sub>IN</sub> = 0 V | 6 | pF | <sup>5.</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods. <sup>1.</sup> The DC input voltage on any pin should not be lower than -0.5 V or higher than $V_{CC} + 1.0$ V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than $V_{CC} + 1.5$ V, for periods of less than 20 ns. <sup>3.</sup> Page Mode, $V_{CC} = 5 \text{ V}, 25^{\circ}\text{C}$ <sup>4.</sup> $T_A = 55^{\circ}C$ Table 6. A.C. CHARACTERISTICS (Note 6) | | | | ndard<br>1.7 to 5.5<br>0 to 85°C | Fast<br>V <sub>CC</sub> = 1.7 to 5.5<br>T <sub>A</sub> = -40 to 85°C | | Fast-<br>V <sub>CC</sub> = 1<br>T <sub>A</sub> = -40 | | | |------------------------------|--------------------------------------------|-----|----------------------------------|----------------------------------------------------------------------|------|------------------------------------------------------|-------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | F <sub>SCL</sub> | Clock Frequency | | 100 | | 400 | | 1,000 | kHz | | t <sub>HD:STA</sub> | START Condition Hold Time | 4 | | 0.6 | | 0.25 | | μs | | t <sub>LOW</sub> | Low Period of SCL Clock | 4.7 | | 1.3 | | 0.45 | | μS | | t <sub>HIGH</sub> | High Period of SCL Clock | 4 | | 0.6 | | 0.40 | | μS | | t <sub>SU:STA</sub> | START Condition Setup Time | 4.7 | | 0.6 | | 0.25 | | μS | | t <sub>HD:DAT</sub> | Data In Hold Time | 0 | | 0 | | 0 | | μS | | t <sub>SU:DAT</sub> | Data In Setup Time | 250 | | 100 | | 50 | | ns | | t <sub>R</sub> (Note 7) | SDA and SCL Rise Time | | 1,000 | 20 | 300 | | 100 | ns | | t <sub>F</sub> (Note 7) | SDA and SCL Fall Time | | 300 | 20 | 300 | | 100 | ns | | t <sub>SU:STO</sub> | STOP Condition Setup Time | 4 | | 0.6 | | 0.25 | | μs | | t <sub>BUF</sub> | Bus Free Time Between STOP and START | 4.7 | | 1.3 | | 0.5 | | μS | | t <sub>AA</sub> | SCL Low to Data Out Valid | | 3.5 | | 0.9 | | 0.40 | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | 100 | | 50 | | ns | | T <sub>i</sub> (Note 7) | Noise Pulse Filtered at SCL and SDA Inputs | | 100 | | 50 | | 50 | ns | | t <sub>WR</sub> | Write Cycle Time | | 5 | | 5 | | 5 | ms | | T <sub>PU</sub> (Notes 7, 8) | Power-up to Ready Mode | | 0.35 | | 0.35 | | 0.35 | ms | - 6. Test conditions according to "A.C. Test Conditions" table. 7. Tested initially and after a design or process change that affects this parameter. 8. t<sub>PU</sub> is the delay between the time V<sub>CC</sub> is stable and the device is ready to accept commands. **Table 7. A.C. TEST CONDITIONS** | Parameter | Condition | |---------------------------|---------------------------------------------------------------------------------------------------------------| | Input Levels | 0.2 × V <sub>CC</sub> to 0.8 × V <sub>CC</sub> | | Input Rise and Fall Times | ≤ 50 ns | | Input Reference Levels | $0.3 \times V_{CC}, 0.7 \times V_{CC}$ | | Output Reference Levels | 0.5 × V <sub>CC</sub> | | Output Load | Current Source: $I_{OL}$ = 3 mA ( $V_{CC}$ $\geq$ 2.5 V); $I_{OL}$ = 1 mA ( $V_{CC}$ < 2.5 V); $C_L$ = 100 pF | $V_{CC}$ Figure 2. Maximum Pull-up Resistance vs. Load Capacitance # Power-On Reset (POR) The N24C256 incorporates Power-On Reset (POR) circuitry which protects the device against powering up in the wrong state. The N24C256 will power up into Standby mode after $V_{\rm CC}$ exceeds the POR trigger level and will power down into Reset mode when $V_{\rm CC}$ drops below the POR trigger level. This bi-directional POR feature protects the device against 'brown-out' failure following a temporary loss of power. #### **Pin Description** - <u>SCL:</u> The Serial Clock input pin accepts the Serial Clock generated by the Master. - SDA: The Serial Data I/O pin receives input data and transmits data stored in EEPROM. In transmit mode, this pin is open drain. Data is acquired on the positive edge, and is delivered on the negative edge of SCL. - <u>WP</u>: WP is the Write Protect pin. While the WP pin is connected to the power supply, the entire array becomes Write Protected (i.e. the device becomes Read only). When WP is tied to Ground or left floating, the normal write operations are allowed. - A2: The A2 pin is a device address input. If A2 is left floating, the input defaults to zero. When A2 is set to logic-0 the device address is 0xA1/0xA0 for read/write. When A2 is set to logic-1 the device address is 0xA9/0xA8 for read/write. #### **Functional Description** The N24C256 supports the Inter-Integrated Circuit (I<sup>2</sup>C) Bus data transmission protocol, which defines a device that sends data to the bus as a transmitter and a device receiving data as a receiver. Data flow is controlled by a Master device, which generates the serial clock and all START and STOP conditions. The N24C256 acts as a Slave device. Master and Slave alternate as either transmitter or receiver. # I<sup>2</sup>C Bus Protocol The I<sup>2</sup>C bus consists of two 'wires', SCL and SDA. The two wires are connected to the V<sub>CC</sub> supply via pull-up resistors. Master and Slave devices connect to the 2-wire bus via their respective SCL and SDA pins. The transmitting device pulls down the SDA line to 'transmit' a '0' and releases it to 'transmit' a '1'. Data transfer may be initiated only when the bus is not busy (see A.C. Characteristics). During data transfer, the SDA line must remain stable while the SCL line is HIGH. An SDA transition while SCL is HIGH will be interpreted as a START or STOP condition (Figure 3). The START condition precedes all commands. It consists of a HIGH to LOW transition on SDA while SCL is HIGH. The START acts as a 'wake-up' call to all receivers. Absent a START, a Slave will not respond to commands. The STOP condition completes all commands. It consists of a LOW to HIGH transition on SDA while SCL is HIGH. #### **Device Addressing** The Master initiates data transfer by creating a START condition on the bus. The Master then broadcasts an 8-bit serial Slave address. The first 4 bits of the Slave address are set to 1010. The next 3 bits must match the logic state of A2, 0 and 0. The last bit, R/W, specifies whether a Read (1) or Write (0) operation is to be performed. #### Acknowledge After processing the Slave address, the Slave responds with an acknowledge (ACK) by pulling down the SDA line during the 9<sup>th</sup> clock cycle (Figure 5). The Slave will also acknowledge all address bytes and every data byte presented in Write mode if the addressed location is not write protected. In Read mode the Slave shifts out a data byte, and then releases the SDA line during the 9<sup>th</sup> clock cycle. As long as the Master acknowledges the data, the Slave will continue transmitting. The Master terminates the session by not acknowledging the last data byte (NoACK) and by issuing a STOP condition. Bus timing is illustrated in Figure 6. Figure 3. START/STOP Conditions | Memory Array Access | 1 | 0 | 1 | 0 | A2 | 0 | 0 | R/W | |---------------------|---|---|---|---|----|---|---|-----| |---------------------|---|---|---|---|----|---|---|-----| Figure 4. Slave Address Bits Figure 5. Acknowledge Timing Figure 6. Bus Timing # **Write Operations** ## **Byte Write** In Byte Write mode the Master sends a START, followed by Slave address, two byte address (Table 8) and data to be written (Figure 7). The Slave, N24C256 acknowledges all 4 bytes, and the Master then follows up with a STOP, which in turn starts the internal Write operation (Figure 8). During the internal Write cycle (t<sub>WR</sub>), the N24C256 will not acknowledge any Read or Write request from the Master. ### **Page Write** The N24C256 contains 32,768 bytes of data, arranged in 512 pages of 64 bytes each. A two byte address word (Table 8), following the Slave address, points to the first byte to be written into the memory array. The most significant 8 bits from the address active bits (a14 to a6) identify the page and the last 6 bits (a5 to a0) identify the byte within the page. Up to 64 bytes can be written in one Write cycle (Figure 9). The internal byte address counter is automatically incremented after each data byte is loaded. If the Master transmits more than 64 data bytes, then earlier bytes will be overwritten by later bytes in a 'wrap-around' fashion (within the selected page). The internal Write cycle starts immediately following the STOP. ### **Acknowledge Polling** The ready/busy status of the N24C256 can be ascertained by sending Read or Write requests immediately following the STOP condition that initiated the internal Write cycle. As long as internal Write is in progress, the N24C256 will not acknowledge the Slave address. **Table 8. MEMORY ADDRESS BYTES** | | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | A0 | |---------------------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|------------|------------|----|----|------------|----| | Memory Array | х | a14 | a13 | a12 | a11 | a10 | а9 | a8 | a7 | а6 | а5 | a4 | аЗ | a2 | a1 | a0 | | Secure Data Page | х | х | х | х | х | 0 | 0 | х | х | х | а5 | a4 | аЗ | a2 | a1 | a0 | | Secure Page Lock Bit | х | х | х | х | х | 1 | 0 | х | х | х | х | х | х | х | х | х | | Unique ID Number<br>(read-only) | х | х | х | х | х | 0 | 1 | Х | х | х | х | х | 0 | 0 | 0 | 0 | | Device Configuration | х | х | х | х | х | 1 | 1 | х | х | х | х | х | х | х | х | х | Figure 7. Byte Write Sequence Figure 8. Write Cycle Timing Figure 9. Page Write Sequence #### **Read Operations** #### **Immediate Read** Upon receiving a Slave address with the R/W bit set to '1', the N24C256 will interpret this as a request for data residing at the current byte address in memory. The N24C256 will acknowledge the Slave address, will immediately shift out the data residing at the current address, and will then wait for the Master to respond. If the Master does not acknowledge the data (NoACK) and then follows up with a STOP condition (Figure 10), the N24C256 returns to Standby mode. #### Selective Read To read data residing at a specific location, the internal address counter must first be initialized as described under Byte Write. If rather than following up the two address bytes with data, the Master instead follows up with an Immediate Read sequence, then the N24C256 will use the 14 active address bits to initialize the internal address counter and will shift out data residing at the corresponding location. If the Master does not acknowledge the data (NoACK) and then follows up with a STOP condition (Figure 11), the N24C256 returns to Standby mode. # **Sequential Read** If during a Read session the Master acknowledges the 1<sup>st</sup> data byte, then the N24C256 will continue transmitting data residing at subsequent locations until the Master responds with a NoACK, followed by a STOP (Figure 12). In contrast to Page Write, during Sequential Read the address count will automatically increment to and then wrap-around at end of memory (rather than end of page). # **Delivery State** The N24C256 is shipped erased, i.e., all memory array bytes are FFh. Figure 10. Immediate Read Sequence and Timing Figure 12. Sequential Read Sequence #### **PACKAGE DIMENSIONS** # WLCSP6, 1.09x0.96x0.3 CASE 567WC ISSUE O #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS. - DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 5. DIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C. - 6. BACKSIDE COATING IS OPTIONAL. | | MILLIMETERS | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN. | MAX. | | | | | | Α | | 0.30 | | | | | | A1 | 0.045 | 0.065 | | | | | | A2 | 0.195 REF | | | | | | | A3 | 0.02 | 5 REF | | | | | | b | 0.15 | 0.19 | | | | | | D | 1.09 | BSC | | | | | | Ε | 0.96 BSC | | | | | | | е | 0.35 | BSC | | | | | RECOMMENDED MOUNTING FOOTPRINT Table 9. ORDERING INFORMATION (Notes 9 thru 11) | Device<br>Order Number | Specific<br>Device Marking | Package<br>Type | Temperature<br>Range | Lead Finish | Shipping <sup>†</sup> | |------------------------|----------------------------|-----------------|--------------------------------|-------------|-----------------------| | N24C256C6DYT3G | U | WLCSP 6-ball | Industrial<br>(-40°C to +85°C) | N/A | 5,000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ON Semiconductor is licensed by Philips Corporation to carry the I<sup>2</sup>C Bus Protocol. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Phone: 421 33 790 2910 Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative 0 N24C256/D <sup>9.</sup> All packages are RoHS-compliant (Lead-free, Halogen-free). <sup>10.</sup> For detailed information and a breakdown of device nomenclature and numbering systems, please see the ON Semiconductor Device Nomenclature document, TND310/D, available at www.onsemi.com <sup>11.</sup> Caution: The EEPROM devices delivered in WLCSP must never be exposed to ultraviolet light. When exposed to ultraviolet light the EEPROM cells lose their stored data.