## NCP1568

## AC-DC Active Clamp Flyback PWM IC

The NCP1568 is a highly integrated ac-dc PWM controller designed to implement an active clamp flyback topology. NCP1568 employs a proprietary variable frequency algorithm to enable zero voltage switching (ZVS) of Super-Junction or GaN FETs across line, load, and output conditions. The ZVS feature increases power density of a power converter by increasing the operating frequency while achieving high efficiency. The Active Clamp Flyback (ACF) operation simplifies EMI filter design to avoid interference with other sensitive circuits in the system. The NCP1568 features a HV startup circuit, a strong low side driver, and a 5 V logic level driver for the active clamp FET. The NCP1568 is suitable for a variety of applications including ac-dc adapters, industrial, telecom, lighting, and other applications where power density is an important requirement.

The NCP1568 also features multimode operation and transitions from ACF mode to Discontinuous Conduction Mode (DCM) to meet regulatory requirements from around the world. The NCP1568 further implements skip in standby mode, resulting in excellent standby power. The combination of flexible control scheme and user programmable features allow the use of NCP1568 with Super-Junction MOSFETs (Si) and Gallium Nitride (GaN) FETs.

## Features

- Topology and Control Scheme
- Active Clamp Flyback Topology Aids in ZVS
- Proprietary Multi-Mode Operation to Enhance Light Load Efficiency
- Proprietary Adaptive ZVS Allows High Frequency Operation while Reducing EMI
- Inbuilt Adaptive Dead-Time for Both Main and Active Clamp FETs
- Peak Current-Mode Control with Inbuilt Slope Compensation with Options
- Flexible Control Scheme and Programmability Allow for Configuration with Either External Silicon or GaN FETs
- DCM and Light Load Operation
- Customer Programmable Optional Transition to DCM
- Integrated Frequency Foldback with Minimum Frequency Clamp for Highest Performance in Standby Mode
- Minimum Frequency Clamp and Quiet Skip Eliminates Audible Noise
- Standby Power < 30 mW
- Integrated HV and Startup Circuits
- 700 V Startup Circuit
- AC Line Brownout Detect and Integrated X2 Capacitor Discharge
- Drivers
- 0.85 A/1.5 A Source/Sink for Low Side
- $65 \mathrm{~mA} / 150 \mathrm{~mA}$ Active Clamp Driver Output

ON Semiconductor ${ }^{\circledR}$
www.onsemi.com
MARKING DIAGRAM


1568 = Specific Device Code
XXX = Specific Variant (S00, S01, S02, G00)
A = Assembly Location
L = Wafer Lot
Y $\quad=$ Year
W = Work Week
= Pb-Free Package
(Note: Microdot may be in either location)

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## Features (Continued)

- Oscillator
- Programmable Frequency from 100 kHz to 1 MHz
- Internal Soft-Start Timer with 4 Options
- Protection
- Dedicated FLT Pin Compatible with a Thermistor
- Adjustable Over Power Protection (OPP)
- Option for Auto-Recovery and Latched in Various Faults
- Internal Thermal Shutdown


## Applications

- USB Power Delivery
- Notebook Adapters
- High Density Chargers
- Industrial Power Supplies

ORDERING INFORMATION

| Device | LEB/DTMAX/T_ZVS1 (ns) | $\underset{(\mathrm{ns})}{\text { T_ZVS2 }}$ | ACF FET Soft Start Time (ms) | $\begin{gathered} \text { Enable } \\ \text { X2 } \end{gathered}$ | Fixed Dead-Time from LDRV OFF to HDRV or ADRV ON (ns) | ATH Pin Mapping | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NCP1568S00DBR2G | 178/420/210 | 150 | 0.5 | EN | 0 | $\mathrm{I}=1.92 \mathrm{E}=1$ | $\begin{aligned} & \text { TSSOP-16 } \\ & \text { (Pb-Free) } \end{aligned}$ | $\begin{gathered} 2,500 / \\ \text { Tape \& Reel } \end{gathered}$ |
| NCP1568S01DBR2G | 179/420/210 | 150 | 4 | EN | 20 | $\mathrm{I}=1.92 \mathrm{E}=2$ | $\begin{aligned} & \text { TSSOP-16 } \\ & \text { (Pb-Free) } \end{aligned}$ | $\begin{gathered} 2,500 / \\ \text { Tape \& Reel } \end{gathered}$ |
| NCP1568S02DBR2G | 179/420/210 | 150 | 4 | Dis | 20 | $\mathrm{I}=1.92 \mathrm{E}=2$ | $\begin{aligned} & \text { TSSOP-16 } \\ & \text { (Pb-Free) } \end{aligned}$ | $\begin{gathered} \text { 2,500 / } \\ \text { Tape \& Reel } \end{gathered}$ |
| NCP1568G00DBR2G | 99/240/120 | 60 | 0.5 | EN | 0 | $\mathrm{I}=1.92 \mathrm{E}=1$ | $\begin{aligned} & \text { TSSOP-16 } \\ & \text { (Pb-Free) } \end{aligned}$ | $\begin{gathered} \text { 2,500 / } \\ \text { Tape \& Reel } \end{gathered}$ |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.


Figure 1. Typical Application for the NCP1568 Active Clamp Flyback

## PIN DESCRIPTION



Figure 2. Pinout
Table 1. PIN FUNCTIONAL DESCRIPTION

| Pin Out <br> Controller <br> Option | Name |  |
| :---: | :---: | :--- |
| 1 | HV | Input to the HV startup circuit. Information derived from HV pin is also used for BO detection, AC line <br> presence detection, over power protection, and X2 discharge |
| $2,3,14,15$ | - | Removed for creepage and clearance compliance |
| 4 | FLT | The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds |
| 5 | RT | A resistor from the RT pin to ground sets the minimum frequency of the internal oscillator |
| 6 | DTH | A resistor to ground sets the ACF to DCM transition threshold |
| 7 | FB | Feedback input allows direct connection to an opto-coupler and is pulled up with an internal resistor and <br> current source |
| 8 | GND | Current sense input. A CS resistor connected between the source of the power FET and the GND <br> provides primary current information to the IC |
| 10 | LDRV | Low-side drive output. Clamped to 12 V output |
| 11 | VCC | Supply input. At startup, an internal HV current charges the VCC capacitor. Once the power stage is <br> enabled, an auxiliary winding supplies current to the VCC capacitor and the internal HV current source is <br> turned-off |
| 12 | ADRV | ADRV is the 5 V alternate ground based high side driver signal |
| 13 | ATH | A resistor to ground sets the DCM to ACF transition threshold |
| 16 | SW | Connect to SW node used for adaptive dead-time control and ZVS based frequency modulation |
| 12 |  |  |

## BLOCK DIAGRAM



Figure 3. Block Diagram

Table 2. MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| High Voltage Startup Circuit Input Voltage | $\mathrm{V}_{\mathrm{HV} \text { (MAX) }}$ | -0.3 to 700 | V |
| High Voltage Startup Circuit Input Current | $\mathrm{I}_{\mathrm{HV} \text { (MAX) }}$ | 20 | mA |
| Supply Input Voltage | $\mathrm{V}_{\text {CC(MAX }}$ | -0.3 to 30 | V |
| Supply Input Current | ICC(MAX) | 30 | mA |
| Supply Input Voltage Slew Rate | $\mathrm{dV}_{\mathrm{CC}} / \mathrm{dt}$ | 25 | $\mathrm{mV} / \mathrm{us}$ |
| SW Pin to GND | $\mathrm{V}_{\text {SW(MAX) }}$ | -1 to 700 | V |
| SW Pin Circuit Input Current | ISW(maX) | 1 | mA |
| ADRV Pin to GND | $\mathrm{V}_{\text {ADRV }}$ | -0.3 V to 5.5 | V |
| ADRV Driver Maximum Current | $I_{\text {ADRV(SRC) }}$ I ADRV(SNK) | $\begin{aligned} & 130 \\ & 190 \end{aligned}$ | mA |
| Low Side Driver Voltage (Note 1) | $\mathrm{V}_{\text {DRV }}$ | -0.3 V to $\mathrm{V}_{\text {DRV(high }}$ | V |
| Maximum Input Voltage ATH | $\mathrm{V}_{\text {ATH(MAX) }}$ | 0.3 V to 5.5 | V |
| Maximum Input Current ATH | $\mathrm{I}_{\text {ATH(MAX) }}$ | 10 | mA |
| Maximum Input Voltage DTH | $\mathrm{V}_{\text {DTH(MAX) }}$ | 0.3 V to 5.5 | V |
| Maximum Input Current DTH | $\mathrm{I}_{\text {DTH(MAX) }}$ | 10 | mA |
| Current Sense Input Voltage | $\mathrm{V}_{\text {CS }}$ | -0.3 to 5.5 | V |
| Current Sense Input Current | ICS | 10 | mA |
| Maximum Input Voltage (Other Pins: FB, RT, FLT) | $\mathrm{V}_{\text {MAX }}$ | -0.3 to 30 | V |
| Maximum Input Current (Other Pins: FB, RT, FLT) | $I_{\text {max }}$ | 27 | mA |
| Operating Junction Temperature | $\mathrm{T}_{J}$ | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 1 \mathrm{Oz} \mathrm{Cu}, 0.231 \mathrm{Sq}$ Inch Printed Circuit Copper Clad) TBD Suffix, Plastic Package TSSOP16 | $\mathrm{P}_{\mathrm{D}(\mathrm{MAX})}$ | 833 | mW |
| Thermal Resistance, Junction to Ambient 1 Oz Cu Printed Circuit Copper Clad) TBD Suffix, Plastic Package TSSOP16 | $\mathrm{R}_{\text {өJA }}$ | 150 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ESD Capability <br> Human Body Model per JEDEC Standard JESD22-A114F Except SW Pin Human Body Model per JEDEC Standard JESD22-A114F SW Pin Charge Device Model per JEDEC Standard JESD22-C101F. <br> Latch-Up Protection per JEDEC Standard JESD78E |  | $\begin{aligned} & 2000 \\ & 1500 \\ & 1000 \\ & \pm 100 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Maximum driver voltage is limited by the driver clamp voltage, $\mathrm{V}_{\mathrm{DR}} \mathrm{V}$ (high), when $\mathrm{V}_{\mathrm{CC}}$ exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is $\mathrm{V}_{\mathrm{CC}}$.

Table 3. RECOMMENDED OPERATING CONDITIONS

| Description | Symbol | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ operating voltage | $\mathrm{V}_{\mathrm{CC}}$ | 10 | 16 | 27 | V |
| Operating Junction temperature | Jc | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

NCP1568

Table 4. ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\mathrm{FLT}}=\mathrm{open}, \mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}, \mathrm{RT} 1=33 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{A}_{\mathrm{DRV}}=100 \mathrm{pF}, \mathrm{L}_{\mathrm{DRV}}=1.5 \mathrm{nF}\right.$ for typical values $T_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

START-UP AND SUPPLY CIRCUITS

| Supply Voltage <br> Startup Threshold <br> Minimum Operating Voltage After Turn-On <br> Operating Hysteresis <br> Internal Latch/Logic Reset Level <br> $\mathrm{V}_{\mathrm{CC}}$ Level at Which $\mathrm{I}_{\text {start1 }}$ Transitions to $\mathrm{I}_{\text {start2 }}$ <br> $\mathrm{V}_{\mathrm{CC}}$ Charge Voltage During Line Removal | $\mathrm{V}_{\mathrm{CC}}$ increasing <br> $\mathrm{V}_{\mathrm{CC}}$ decreasing <br> $\mathrm{V}_{\mathrm{CC} \text { (on) }}-\mathrm{V}_{\mathrm{CC}(\text { off })}$ <br> $V_{C C}$ decreasing <br> $\mathrm{V}_{\mathrm{CC}}$ increasing, $\mathrm{I}_{\mathrm{HV}}=\mathrm{I}_{\text {start1 }}$ <br> $\mathrm{V}_{\mathrm{Cc}}$ increasing, S00, S01, S02, <br> G00 | $\mathrm{V}_{\mathrm{CC}(\text { on })}$ <br> $\mathrm{V}_{\mathrm{CC}}$ (off) <br> $\mathrm{V}_{\mathrm{CC}(\mathrm{HYS})}$ <br> $\mathrm{V}_{\mathrm{CC}}$ (reset) <br> $\mathrm{V}_{\mathrm{CC}}$ (inhibit) <br> $V_{C C}$ (X2_reg) | $\begin{gathered} 14.5 \\ 8.5 \\ 5.5 \\ 5.6 \\ 0.27 \\ 16.0 \end{gathered}$ | $\begin{gathered} 15.2 \\ 9.0 \\ - \\ 6.1 \\ 0.57 \\ 16.8 \end{gathered}$ | $\begin{gathered} 15.9 \\ 9.9 \\ - \\ 6.6 \\ 1.03 \\ 18.0 \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC(off) }}$ to Drive Turn-Off Timeout Delay | $\mathrm{V}_{\text {CC }}$ decreasing | $\mathrm{t}_{\text {delay }}$ (Vcc_off) | - | 42 | 100 | $\mu \mathrm{s}$ |
| Startup Delay | Delay from $\mathrm{V}_{\mathrm{CC}(\text { on })}$ to first LDRV pulse | $t_{\text {delay (start) }}$ | 8 | 34 | 60 | $\mu \mathrm{s}$ |
| Start-Up Time | $\mathrm{C}_{\mathrm{VCC}}=0.47 \mu \mathrm{~F}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC} \text { (on) }}$ | $\mathrm{t}_{\text {start-up }}$ | - | 2.53 | 6.5 | ms |
| Minimum HV Pin Voltage for Rated Start-Up Current Source | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {CC(on) }}-0.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{HV} \text { (MIN) }}$ | - | - | 40 | V |
| Inhibit Current Sourced from $\mathrm{V}_{\mathrm{CC}}$ Pin | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | $\mathrm{I}_{\text {start1 }}$ | 0.342 | 0.540 | 0.794 | mA |
| Start-Up Current Sourced from V ${ }_{\text {CC }}$ Pin | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC} \text { (on) }}-0.5 \mathrm{~V}$ | $\mathrm{I}_{\text {start2 }}$ | 2.5 | 3.67 | 4.4 | mA |
| Start-Up Circuit Off-State Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{hv}}=162.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{hv}}=325 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{hv}}=700 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{HV} \text { (off1) }}$ $\mathrm{I}_{\mathrm{HV} \text { (off2) }}$ $\mathrm{I}_{\mathrm{HV} \text { (off3) }}$ | - | - | $\begin{aligned} & 23 \\ & 24 \\ & 25 \end{aligned}$ | $\mu \mathrm{A}$ |
| Switch Pin Off-State Leakage Current | $\begin{aligned} & \mathrm{FLT}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{hv}}=162 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{hv}}=325 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{hv}}=700 \mathrm{~V} \end{aligned}$ | IsW(off1) <br> ISW(off2) <br> $I_{\text {SW(off3) }}$ | - | - | $\begin{gathered} 1.5 \\ 2 \\ 4 \end{gathered}$ | $\mu \mathrm{A}$ |
| Switch Pin Active Current Draw | $\begin{aligned} & \mathrm{V}_{\text {ATH }}=\mathrm{V}_{\mathrm{DTH}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{HV}}=162 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{HV}}=325 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{HV}}=700 \mathrm{~V} \end{aligned}$ | IsW(on1) <br> ISW(on2) <br> $I_{\text {SW(on3) }}$ | $\begin{aligned} & 92 \\ & 92 \\ & 92 \end{aligned}$ | $\begin{aligned} & 117 \\ & 118 \\ & 119 \end{aligned}$ | $\begin{aligned} & 152 \\ & 153 \\ & 154 \end{aligned}$ | $\mu \mathrm{A}$ |
| Supply Current <br> FLT PIN OTP <br> FLT PIN OVP <br> Latch Fault <br> Skip Mode (Excluding FB \& FLT Current) <br> Operating Current 500 kHz <br> Operating Current 100 kHz <br> Operating Current 500 kHz | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{on})}-0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{on})}-0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{on})}-0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{FB}}=0 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{sw}}=500 \mathrm{kHz}, \mathrm{~A}_{\mathrm{DRV}}=\mathrm{L}_{\mathrm{DRV}}=100 \mathrm{pF} \\ & \mathrm{~F}_{\mathrm{sw}}=100 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CC}}=20 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{sw}}=500 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CC}}=10 \mathrm{~V} \end{aligned}$ | $I_{\text {CC1A }}$ <br> ICC1B <br> $I_{\mathrm{CCl}}$ <br> ${ }_{\mathrm{CCC} 2}$ <br> $I_{\mathrm{CC}}$ <br> $I_{\mathrm{CC}}$ <br> $I_{C C 5}$ | $\begin{gathered} 0.14 \\ 0.14 \\ 0.14 \\ 0.18 \\ 2.25 \\ 2.0 \\ 9 \end{gathered}$ | $\begin{gathered} 0.24 \\ 0.25 \\ 0.22 \\ 0.26 \\ 4.00 \\ 4.0 \\ 13 \end{gathered}$ | $\begin{gathered} 0.32 \\ 0.32 \\ 0.32 \\ 0.35 \\ 6.17 \\ 6.0 \\ 16 \end{gathered}$ | mA |
| $\mathrm{V}_{\text {CC }}$ Overvoltage Protection Threshold | Latched event | $\mathrm{V}_{\text {CC(OVP }}$ | 26.6 | 27.8 | 29.2 | V |
| $\mathrm{V}_{\text {CC }}$ Overvoltage Protection Timeout Delay |  | $\mathrm{t}_{\text {delay }}$ (Vcc_OVP) | 40 | 63 | 90 | $\mu \mathrm{S}$ |

BROWNOUT DETECTION

| System Start-Up Threshold | $\mathrm{V}_{\mathrm{HV}}$ increasing DC level | $\mathrm{V}_{\mathrm{HV}(\text { start })}$ | 109 | 113 | 118 |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Brownout Threshold | $\mathrm{V}_{\mathrm{HV}}$ decreasing DC level | $\mathrm{V}_{\mathrm{HV}(\mathrm{stop})}$ | 92 | 98 | 104 |
| Hysteresis |  | $\mathrm{V}_{\mathrm{HV}(\mathrm{HYS})}$ | 9 | 15 | - |
| Brownout Detection Blanking Time | $\mathrm{V}_{\text {HV }}$ decreasing | $\mathrm{t}_{\mathrm{HV}(\text { stop })}$ | 40 | 50 | 60 |
| System Start-Up Threshold Filter | Rising AC waveform | ms |  |  |  |
| Brownout Detection Blanking Time Filter | Falling AC waveform | $t_{\text {delay(HV_start) }}$ | 30 | 70 | 110 |

Table 4. ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\mathrm{FLT}}=\right.$ open, $\mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}, \mathrm{RT} 1=33 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{A}_{\mathrm{DRV}}=100 \mathrm{pF}, \mathrm{L}_{\mathrm{DRV}}=1.5 \mathrm{nF}$ for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X2 CAPACITOR DISCHARGE |  |  |  |  |  |  |
| Line Voltage Removal Detection Timer | S00, S01, S02, G00 | $\mathrm{t}_{\text {line(removal) }}$ | 90 | 102 | 115 | ms |
| Discharge Timer Duration | S00, S01, S02, G00 | tline(discharge) | 29 | 32 | 36 | ms |
| Line Detection Timer Duration | S00, S01, G00 | $\mathrm{t}_{\text {line(detect) }}$ | 29 | 32 | 35 | ms |
| $\mathrm{V}_{\text {CC }}$ Discharge Current | $\mathrm{V}_{C C}=20 \mathrm{~V}, \mathrm{~S} 00, \mathrm{~S} 01, \mathrm{G} 00$ | I CC(discharge) | 14 | 18 | 21 | mA |
| HV Discharge Level | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=20 \mathrm{~V} \text { HV source } \geq I_{\text {start }}, \\ & \mathrm{S} 00, \text { S01, G00 } \end{aligned}$ | $\mathrm{V}_{\mathrm{HV} \text { (discharge) }}$ | - | - | 30 | V |

SOFT-START

| Soft-Start Time | Ramp time for CS from 0 to I limit | $\mathrm{t}_{\text {soft-start }}$ | 6 | 7.5 | 9 | ms |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Forced DCM Time at the Beginning of <br> Soft Start | $\mathrm{RT}=33 \mathrm{k} \Omega(303 \mathrm{kHz})$ | $\mathrm{t}_{\text {DCM_SS }}$ | 512 | 706 | 850 | $\mu \mathrm{~s}$ |
| Time at which FB is Compared to DTH <br> Threshold | Time from the End of Soft Start to <br> the ACF/DCM Assessment | $\mathrm{t}_{\text {MODE_Sam }}$ | 13.5 | 16 | 18.5 | ms |

## OSCILLATOR

| Minimum Oscillator Frequency in ACF Mode | $\mathrm{VSW}=15 \mathrm{~V}, \mathrm{RT}=100 \mathrm{k} \Omega$ | $\mathrm{F}_{\text {OSC_ACF_100 }}$ | 78 | 100 | 121 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Oscillator Frequency in ACF Mode | $\mathrm{VSW}=15 \mathrm{~V}, \mathrm{RT}=20 \mathrm{k} \Omega$ | $\mathrm{F}_{\text {OSC_ACF_500 }}$ | 430 | 532 | 650 | kHz |
| Frequency Modulation Bounds | $\begin{aligned} & \text { VSW = Modulated } \\ & \text { RT }=100 \mathrm{k} \Omega, 4.20^{*} \mathrm{~F}_{\text {osc_ACF }} \\ & \text { RT = 49.9 } \Omega, 4.20 \text { * } \mathrm{F}_{\text {osc_ACF }} \\ & \text { (Note 3) } \end{aligned}$ | Fosc1_LL_ACF_UB1 <br> Fosc1_LL_ACF_UB2 | $\begin{aligned} & 310 \\ & 600 \end{aligned}$ | $\begin{aligned} & 420 \\ & 861 \end{aligned}$ | $\begin{gathered} 530 \\ 1250 \end{gathered}$ | kHz |
| Oscillator Frequency at Low/High Line in DCM Mode | $\mathrm{RT}=20 \mathrm{k} \Omega, \mathrm{FB}=\mathrm{DCM}$ to ACF Trip Threshold -5 mV | Fosc_DCM_2 | 200 | 260 | 320 | kHz |
| Maximum Duty Cycle | $\begin{aligned} & \mathrm{F}_{\mathrm{osc}}=100 \mathrm{kHz}, \mathrm{RT}=100 \mathrm{k} \Omega \\ & \mathrm{~F}_{\mathrm{osc}}=205 \mathrm{kHz}, \mathrm{RT}=49.9 \mathrm{k} \Omega \\ & \mathrm{~F}_{\mathrm{osc}}=500 \mathrm{kHz}, \mathrm{RT}=20 \mathrm{k} \Omega, \mathrm{~T}_{\text {min_OFF }} \end{aligned}$ | $\mathrm{D}_{\text {Max_100 }}$ <br> $\mathrm{D}_{\text {Max_400 }}$ <br> $\mathrm{D}_{\text {Max_500 }}$ | $\begin{aligned} & \hline 53 \\ & 60 \\ & 53 \end{aligned}$ | $\begin{aligned} & \hline 75 \\ & 79 \\ & 69 \end{aligned}$ | $\begin{aligned} & 96 \\ & 92 \\ & 88 \end{aligned}$ | \% |
| Minimum Off Time for ADRV | Measured at $50 \%$ of Drive Voltage From Falling Edge to Rising Edge of LDRV | $\mathrm{T}_{\text {min_OFF }}$ | 365 | 582 | 808 | ns |

TRANSITION MODE

| ACF to DCM Transition | ADRV LEM Soft Stop Time | $\mathrm{t}_{\text {ACF_DCM_Trans }}$ |  | 0 |  | ms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DCM to ACF Transition | ADRV LEM Soft Start Time <br> G00, S00 <br> S01, S02 | t ${ }_{\text {DCM }}$ ACF Trans tDCM_ACF_Trans1 | $\begin{gathered} 0.15 \\ 3.5 \end{gathered}$ | $\begin{gathered} 0.506 \\ 4 \end{gathered}$ | $\begin{gathered} 1 \\ 4.7 \end{gathered}$ | ms |
| DCM to ACF Blanking Time after Transition | Time the DCM to ACF Comparator is Blanked | tDCM_ACF_HOLD | 0.9 | 1 | 1.1 | ms |
| ACF to DCM Level Trip Time | Time the ACF to DCM Comparator must be High before Transition | $\mathrm{t}_{\text {ACF_DCM_HOLD }}$ | 11 | 12 | 17 | ms |
| Required DCM Cycles Before ACF | DCM Operation | NDCM | 18 |  |  | \# |

ATH FUNCTION

| Current Sourced From ATH | ATH = 2 V | I ATH | 9.4 | 10 | 10.5 | $\mu \mathrm{~A}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| ATH BIN 0 | 50 mV | ATH_BIN0 | 1.00 | 1.04 | 1.07 | - |
| ATH BIN 1 | 180 mV | ATH_BIN1 | 1.16 | 1.20 | 1.23 | V |
| ATH BIN 2 | 220 mV | ATH_BIN2 | 1.326 | 1.36 | 1.394 | V |
| ATH BIN 3 | 270 mV | ATH_BIN3 | 1.482 | 1.52 | 1.558 | V |
| ATH BIN 4 | 330 mV | ATH_BIN4 | 1.638 | 1.68 | 1.722 | V |

NCP1568

Table 4. ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\mathrm{FLT}}=\right.$ open, $\mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}, \mathrm{RT} 1=33 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{A}_{\mathrm{DRV}}=100 \mathrm{pF}, \mathrm{L}_{\mathrm{DRV}}=1.5 \mathrm{nF}$ for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :--- | :--- | :--- | :--- |

## ATH FUNCTION

| ATH BIN 5 | 390 mV | ATH_BIN5 | 1.794 | 1.84 | 1.886 |
| :--- | :--- | :--- | :--- | :--- | :---: |
| ATH BIN 6 | 460 mV | ATH_BIN6 | 1.95 | 2 | 2.05 |
| ATH BIN 7 | 540 mV | ATH_BIN7 | 2.106 | 2.16 | 2.214 |
| ATH BIN 8 | 630 mV | ATH_BIN8 | 2.262 | 2.32 | 2.378 |
| ATH BIN 9 | 740 mV | ATH_BIN9 | 2.418 | 2.48 | 2.542 |
| ATH BIN 10 | 870 mV | ATH_BIN10 | 2.574 | 2.64 | 2.706 |
| ATH BIN 11 | 1.02 V | ATH_BIN11 | 2.73 | 2.8 | 2.87 |
| ATH BIN 12 | 1.19 V | ATH_BIN12 | 2.886 | 2.96 | 3.034 |
| ATH BIN 13 | 1.39 V | ATH_BIN13 | 3.042 | 3.12 | 3.198 |
| ATH BIN 14 | 1.63 V | ATH_BIN14 | 3.198 | 3.28 | 3.362 |

## DTH FUNCTION

| DTH Pin Pullup Current | RT $=100 \mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{DTH}}$ | 15.25 | 16.0 | 16.75 | $\mu \mathrm{~A}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| DTH Trip Voltage | $\mathrm{VDTH}=500 \mathrm{mV}$ FB Decreasing | $\mathrm{V}_{\text {FB_DTH1 }}$ | 0.45 | 0.50 | 0.55 | V |
|  | VDTH $=1.5 \mathrm{~V}$ FB Decreasing | $\mathrm{V}_{\text {FB_DTH2 }}$ | 1.45 | 1.5 | 1.55 |  |
|  | VDTH $=3.0 \mathrm{~V}$ FB Decreasing | $\mathrm{V}_{\text {FB_DTH3 }}$ | 2.95 | 3.0 | 3.05 |  |

## SLOPE COMPENSATION

| Duty Cycle at which Ramp <br> Compensation Begins | Both ACF and DCM Mode | D Slope_Start | 32 | 41.2 | 50 | $\%$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Slope of Compensating Ramp |  | S RAMP | 110 | 143 | 190 | $\mathrm{mV} / \mathrm{\mu s}$ |

## CM MODE FREQUENCY FOLDBACK

| Feedback Voltage Below which CS Detected Peak Current is Frozen (at the FB Pin) |  | $\mathrm{V}_{\mathrm{FB} \text { (lpk_freeze)_0 }}$ | 740 | 792 | 850 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CS Pin Peak Current Floor Threshold Set when FB is Lower than $\mathrm{V}_{\mathrm{FB} \text { (lpk_freeze) }}$ | $\begin{aligned} & \mathrm{RT}=100 \mathrm{k} \Omega \\ & \mathrm{RT}=33.3 \mathrm{k} \Omega \\ & \mathrm{RT}=20 \mathrm{k} \Omega \end{aligned}$ | $\mathrm{V}_{\mathrm{CS}(\text { lpk_freeze)_0 }}$ <br> $\mathrm{V}_{\mathrm{CS} \text { (lpk_freeze)_1 }}$ <br> $\mathrm{V}_{\mathrm{CS} \text { (lpk_freeze)_2 }}$ | $\begin{aligned} & 160 \\ & 280 \\ & 390 \end{aligned}$ | $\begin{aligned} & 220 \\ & 349 \\ & 475 \end{aligned}$ | $\begin{aligned} & 270 \\ & 410 \\ & 560 \end{aligned}$ | mV |
| Minimum Oscillator Frequency | Operating Mode = DCM, $V_{F B}=400 \mathrm{mV}$ | $\mathrm{F}_{\text {OSC(min) }}$ | 20.5 | 30 | 40 | kHz |
| Oscillator Frequency at Low/High Line in DCM Mode | $\begin{aligned} & \mathrm{RT}=20 \mathrm{k} \Omega \\ & \mathrm{FB}=\mathrm{DCM} \text { to } \mathrm{ACF} \text { Trip } \\ & \text { Threshold }-5 \mathrm{mV} \end{aligned}$ | $\mathrm{F}_{\text {Osc_DCM_2 }}$ | 220 | 260 | 305 | kHz |
| Feedback Voltage at which Minimum Switching Frequency is Reached (at the FB Pin) | Fsw $=\mathrm{F}_{\text {Osc }(\mathrm{min})}$ | $\mathrm{V}_{\text {Fosc(min) }}$ | 370 | 400 | 440 | mV |
| Feedback Voltage at which Skip Cycle Comparator Trips (at the FB Pin) | Feedback Falling | $\mathrm{V}_{\text {FB(skip) }}$ | 370 | 400 | 440 | mV |
| Skip Cycle Comparator Hysteresis | Feedback Rising (Positive) | $\mathrm{V}_{\text {FB(skip)_hys }}$ | 38 | 66 | 94 | mV |
| Skip Wakeup Time | $\begin{aligned} & \mathrm{FB}>\left(\mathrm{V}_{\mathrm{FB}(\text { skip })}+\mathrm{V}_{\mathrm{FB}(\text { skip }) \_ \text {hys }}+\right. \\ & 100 \mathrm{mV}) \end{aligned}$ | TSkip_wake | 14 | 24 | 34 | $\mu \mathrm{S}$ |

FEEDBACK

| Open Pin Voltage |  | $\mathrm{V}_{\mathrm{FB} \text { (open) }}$ | 4.89 | 5.0 | 5.1 |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VFB to Internal Current Set Point <br> Division Ratio | $\mathrm{VFB}=4 \mathrm{~V}$ | $\mathrm{~K}_{\mathrm{FB}}$ | 3.75 | 4.00 | 4.20 |
| Internal Pull-Up Resistor | $\mathrm{V}_{\mathrm{FB}}=0.4 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{RFB}}=0$ | 80 | 100 | 120 |
| Internal Pull-Up Current | $\mathrm{V}_{\mathrm{FB}}=0.4 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{FB} \_0}$ | 83 | 99 | 114 |

Table 4. ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\mathrm{FLT}}=\right.$ open, $\mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}, \mathrm{RT} 1=33 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{A}_{\mathrm{DRV}}=100 \mathrm{pF}, \mathrm{L}_{\mathrm{DRV}}=1.5 \mathrm{nF}$ for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## FLT PROTECTION

| Overvoltage Protection (OVP) Threshold | $\mathrm{V}_{\text {FLT }}$ Increasing | $\mathrm{V}_{\text {FLT (OVP) }}$ | 2.9 | 3.0 | 3.1 | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| OVP Detection Delay | $\mathrm{V}_{\text {FLT }}$ Increasing | $\mathrm{t}_{\text {delay(OVP) }}$ | 21 | 35 | 49 | $\mu \mathrm{~s}$ |
| Over Temperature Protection (OTP) <br> Threshold | $\mathrm{V}_{\text {FLT }}$ Decreasing (Note 2) | $\mathrm{V}_{\text {FLT(OTP_in) }}$ | 0.35 | 0.40 | 0.45 | V |
| Over Temperature Protection Exiting <br> Threshold | $\mathrm{V}_{\text {FLT }}$ Increasing (Note 2) | $\mathrm{V}_{\text {FLT(OTP_out) }}$ | 0.870 | 0.937 | 0.990 | V |
| Over Temperature Protection Exiting <br> Threshold on Startup | $\mathrm{V}_{\text {FLT }}$ Increasing with first $\mathrm{V}_{\text {CC }}$ <br> Power on | $\mathrm{V}_{\text {FLT(OTP_out_1st) }}$ | 0.370 | 0.418 | 0.470 | V |
| OTP Detection Delay | $\mathrm{V}_{\text {FLT }}$ Decreasing | $\mathrm{t}_{\text {delay(OTP) }}$ | 21 | 33 | 49 | $\mu \mathrm{~s}$ |
| OTP Pull-Up Current Source | $\mathrm{V}_{\text {FLT }}=\mathrm{V}_{\text {FLT (OTP_in) }}+0.2 \mathrm{~V}$ | $\mathrm{I}_{\text {FLT(OTP) }}$ | 42.5 | 45.5 | 48.5 | $\mu \mathrm{~A}$ |
| FLT Input Clamp Voltage |  | $\mathrm{V}_{\text {FLT (clamp) }}$ | 1.69 | 1.75 | 1.90 | V |
| FLT Input Clamp Series Resistor |  | $\mathrm{R}_{\text {FLT (clamp) }}$ | 1.26 | 1.58 | 1.90 | $\mathrm{k} \Omega$ |

OVER POWER PROTECTION

| OPP Current GM | V HV_peak $=123 \mathrm{~V}$ <br> V HV_peak $=346$ | HV_GM | 112 | 188 | 265 | nS |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| HV Update Time | Guaranteed by Design | TUPDATE |  | 30.7 |  | ms |

CURRENT LIMIT PROTECTION

| Count of OCP Events Before Fault is <br> Declared | $\mathrm{V}_{\text {CS }}>\mathrm{V}_{\text {ILIM(OCP) }}$ | $\mathrm{N}_{\text {OCP }}$ |  | 5 |  | $\mathrm{k} \#$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Count of SCP Events Before Fault is <br> Declared | $\mathrm{V}_{\text {CS }}>\mathrm{V}_{\text {ILIM(SCP) }}$ | $\mathrm{N}_{\text {SCP }}$ | 5 | 5 | 5 | $\#$ |
| Restart Timer for Auto - Recovery |  | $\mathrm{T}_{\text {auto_retry }}$ | 1460 | 1600 | 1755 | ms |
| CS Pin Internal Pull-up Current | $\mathrm{V}_{\text {CS }}=0.8 \mathrm{~V}$ | $\mathrm{I}_{\text {bias }}$ | 0.7 | 1 | 1.3 | $\mu \mathrm{~A}$ |

CURRENT SENSE

| Cycle by Cycle Current Limit Threshold Over Current Protection (OCP) | DCM threshold | VILIM(OCP)_DCM | 740 | 785 | 825 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle by Cycle Current Limit Threshold ACF | $\begin{array}{ll} \hline \text { RT }=100 \mathrm{k} \Omega & \\ & \text { FSW }=100 \mathrm{kHz} \\ & \text { FSW }=166 \mathrm{kHz} \\ & \text { FSW }=175 \mathrm{kHz} \\ & \text { FSW }=213 \mathrm{kHz} \\ & \text { FSW }=238 \mathrm{kHz} \\ & \text { FSW }=250 \mathrm{kHz} \\ & \text { FSW }=263 \mathrm{kHz} \\ & \text { FSW }=300 \mathrm{kHz} \\ & \text { FSW }=400 \mathrm{kHz} \end{array}$ | V(OCP)_ACFC1_100 $\mathrm{V}_{\text {(OCP)_ACFC1_166 }}$ $\mathrm{V}_{\text {(OCP)_ACFC1_175 }}$ $V_{\text {(OCP)_ACFC1_213 }}$ $\mathrm{V}_{\text {(OCP)_ACFC1_238 }}$ $\mathrm{V}_{\text {(OCP)_ACFC1_250 }}$ $\mathrm{V}_{\text {(OCP)_ACFC1_263 }}$ $\mathrm{V}_{\text {(OCP)_ACFC1_300 }}$ $V_{\text {(OCP)_ACFC1_400 }}$ | $\begin{aligned} & 740 \\ & 740 \\ & 710 \\ & 670 \\ & 635 \\ & 610 \\ & 580 \\ & 550 \\ & 550 \end{aligned}$ | $\begin{aligned} & 785 \\ & 785 \\ & 750 \\ & 710 \\ & 680 \\ & 650 \\ & 620 \\ & 590 \\ & 590 \end{aligned}$ | $\begin{aligned} & 825 \\ & 825 \\ & 795 \\ & 750 \\ & 725 \\ & 688 \\ & 660 \\ & 630 \\ & 630 \end{aligned}$ | mV |
| Cycle by Cycle Current Limit Threshold Over Current Protection (OCP) During LEM | In Transition Mode (ACF to DCM or DCM to ACF) | $\mathrm{V}_{\text {ILIM }}$ (OCP)_Trans | 1.12 | 1.19 | 1.26 | V |
| Short Circuit Protection (SCP) Threshold | Both ACF and DCM | $\mathrm{V}_{\text {ILIM(SCP) }}$ | 1.12 | 1.19 | 1.26 | V |
| Short Circuit Protection (SCP) Threshold During LEM | In Transition Mode (ACF to DCM or DCM to ACF) | VIIIM(SCP)_Trans | 1.31 | 1.391 | 1.48 | V |
| OCP Leading Edge Blanking Delay | $\begin{aligned} & \text { S00, S01, S02 } \\ & \text { G00 } \end{aligned}$ | TLEB(OCP)0 <br> $\mathrm{T}_{\text {LEB(OCP) }} 1$ |  | $\begin{aligned} & 195 \\ & 121 \end{aligned}$ | $\begin{aligned} & 230 \\ & 141 \end{aligned}$ | ns |
| SCP Leading Edge Blanking Delay | $\begin{aligned} & \text { S00, S01, S02 } \\ & \text { G00 } \end{aligned}$ | $\mathrm{T}_{\text {LEB(SCP) }}$ <br> $\mathrm{T}_{\text {LEB(SCP) }}$ |  | $\begin{gathered} 147 \\ 38 \end{gathered}$ | $\begin{gathered} 172 \\ 83 \\ \hline \end{gathered}$ | ns |

Table 4. ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\mathrm{FLT}}=\right.$ open, $\mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}, \mathrm{RT} 1=33 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{A}_{\mathrm{DRV}}=100 \mathrm{pF}, \mathrm{L}_{\mathrm{DRV}}=1.5 \mathrm{nF}$ for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT SENSE |  |  |  |  |  |  |
| OCP Propagation Delay | CS ramped from 0 to 1 V at dv/dt = $20 \mathrm{~V} / \mathrm{us}$ to LDRV 8.5 V falling edge | $\mathrm{T}_{\text {PROP(OCP) }}$ |  | 38 | 78 | ns |
| SCP Propagation Delay | CS ramped from 0 to 1.6 V at dv/dt $=$ $20 \mathrm{~V} / \mathrm{us}$ to LDRV 8.5 V falling edge | $\mathrm{T}_{\text {PROP(SCP) }}$ |  | 43 | 78 | ns |
| CS Switch Discharge Resistance | Measured with 5 mA Pull Up Current | $\mathrm{R}_{\mathrm{DS} \text { (ON)_Cs }}$ |  |  | 80 | $\Omega$ |

DEAD TIME MANAGEMENT IN ACF MODE

| Resonant Mode to Energy Storage <br> Voltage Threshold | Falling Edge of SW Pin Voltage | DT_R_E_VTH | 8 | 9.6 | 10.7 | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Energy Storage to Resonant Mode <br> Voltage Threshold | Rising Edge of SW Pin Voltage | DT_E_R_VTH | 9 | 9.6 | 11 | V |
| Dead Time from Energy Storage to <br> Resonant Mode | VSW > DT_E_R_VTH to ADRV 2.5 V | DT_E_R1 | 20 | 46 | 76 | ns |
| Maximum Dead Time (Timer Starts at | S00, S01, S02 | DT_Max_1 | 380 | 449 | 515 | ns |
| ADRV Falling Edge and is Reset when | G00 | DT_Max_2 | 229 | 276 | 320 |  |
| DT_R_E Expires) |  |  |  |  |  |  |

## LOW SIDE DRIVER

| LDRV Rise Time | $\begin{aligned} & \mathrm{V}_{\mathrm{LDRV}}=2.4 \mathrm{~V} \text { to } 8.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { (off) })}+0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=18 \mathrm{~V} \end{aligned}$ | TLS_rise TLS_rise(Clamp) | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10.7 \\ & 10.6 \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LDRV Fall Time | $\begin{aligned} & \mathrm{V}_{\mathrm{LDRV}}=8.5 \mathrm{~V} \text { to } 2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { (off) }}+0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=18 \mathrm{~V} \end{aligned}$ | TLS_fall TLS_fall(Clamp) | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| LDRV Source Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{off})}+0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=18 \mathrm{~V} \end{aligned}$ | LS_src |  | $\begin{aligned} & 0.855 \\ & 0.847 \end{aligned}$ |  | A |
| LDRV Sink Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{off})}+0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=18 \mathrm{~V} \end{aligned}$ | LLS_snk |  | $\begin{aligned} & \hline 1.41 \\ & 1.55 \end{aligned}$ |  | A |
| LDRV Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=18 \mathrm{~V}, \mathrm{R}_{\mathrm{DRV}}=10 \mathrm{k} \Omega$ | VLDRV(Clamp) | 10.5 | 11.75 | 12.6 | V |

ADRV

| ADRV Rise Time | $\mathrm{V}_{\text {ADRV }}=1 \mathrm{~V}$ to 3V with 920 pF Load | $\mathrm{T}_{\text {ADRV_rise }}$ | 15 | 28.5 | 49 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADRV Fall Time | $\mathrm{V}_{\text {ADRV }}=3 \mathrm{~V}$ to 1 V with 920 pF Load | $\mathrm{T}_{\text {ADRV_fall }}$ | 7 | 12.2 | 21 | ns |
| ADRV Source Current | $\mathrm{V}_{\text {ADRV }}=2.5 \mathrm{~V}$ | $\mathrm{I}_{\text {ADRV_SRC }}$ |  | 65 |  | mA |
| ADRV Sink Current | $\mathrm{V}_{\text {ADRV }}=2.5 \mathrm{~V}$ | $\mathrm{I}_{\text {ADRV_SNK }}$ |  | 150 |  | mA |
| Minimum Pulse Width Allowed |  | MIN_PW_GD | 196 | 234 | 280 | ns |
| ADRV Clamp Voltage | $\mathrm{R}_{\mathrm{DRV}}=10 \mathrm{k} \Omega$ | $\mathrm{V}_{\text {ADRV(Clamp) }}$ | 4.25 | 4.75 | 5.25 | V |

THERMAL SHUTDOWN

| Thermal Shutdown | Temperature Increasing | $\mathrm{T}_{\text {SHDN }}$ |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Thermal Shutdown Hysteresis | Temperature Decreasing | $\mathrm{T}_{\text {SHDN(HYS })}$ |  | 40 |  | ${ }^{\circ} \mathrm{C}$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
2. On first startup the $\mathrm{V}_{\text {FLT(OTP_out) }}$ is set to $\mathrm{V}_{\text {FLT(OTP_out_1st). If }}$ the FLT voltage decreases below $\mathrm{V}_{\text {FLT(OTP_out) }}$ after the first soft start the $V_{\text {FLT(OTP_out) }}$ changed to $900 \overline{\mathrm{mV}}$.
3. Operating at switching frequencies beyond those specified in the data sheet may result in damage to the IC or system and functionality cannot be guaranteed.

## Introduction

The NCP1568 implements an active clamp flyback converter utilizing current mode architecture where the main switch turn off event is dictated by the peak current. The NCP1568 is an ideal candidate for high frequency high density adapters, open frame power supplies, and many more applications. The NCP1568 incorporates advanced control and power management techniques as well as multimode operation to meet stringent regulatory requirements. The NCP1568 is also enhanced with non-dissipative overpower protection (OPP), brownout protection, and frequency modulation in both ACF and DCM mode of operation for optimized efficiency over the entire power range. Accounting for the needs of extremely low standby power requirements, the controller features minimized current consumption and includes a built in X2 capacitor discharge circuit.

## High Voltage Startup

The NCP1568 integrates a high voltage startup circuit accessible through the HV pin. The HV pin also provides access to the brown out detection circuit, as well as line voltage detectors that detect the ac line voltage range and the presence or absence of an ac line. The brown out detector detects ac line interruptions and the line voltage detector determines the rectified voltage peaks at quantized voltage levels. Depending on the detected input voltage range, device parameters are internally adjusted to optimize the system performance. The HV pin connects to both line and neutral through two diodes to achieve full-wave rectification as shown in Figure 4. A low value resistor in series with the HV pin can be used to limit current in the event of a pin short or surge. The series resistance of the HV pin should not exceed $3 \mathrm{k} \Omega$, as the function of the brown out and line detection circuits will be hampered. Further, placing a capacitor from the HV pin to ground greater than 22 pF can potentially cause misidentification of line removal.


Figure 4. Typical HV Pin Connection

The HV startup regulator consists of constant current sources that supply current from the ac input terminals ( $\mathrm{V}_{\mathrm{in}}$ ) to the supply capacitor on the $\mathrm{V}_{\mathrm{CC}}$ pin $\left(\mathrm{C}_{\mathrm{CC}}\right)$. When the ac input voltage is greater than $\mathrm{V}_{\mathrm{HV} \text { (discharge), }}$, current is sourced from the HV pin to the $\mathrm{V}_{\mathrm{CC}}$ pin at $\mathrm{I}_{\text {start1 }}$, typically 0.5 mA until the voltage on the $\mathrm{V}_{\mathrm{CC}}$ pin exceeds $\mathrm{V}_{\mathrm{CC}(\text { inhibit })}$, typically 700 mV . Once the $\mathrm{V}_{\mathrm{CC} \text { (inhibit) }}$ threshold has been exceeded, the startup circuit current increases to $\mathrm{I}_{\text {start2 }}$, typically 3.25 mA . The NCP1568 will continue to source $\mathrm{I}_{\text {start2 }}$ from the HV pin to the $\mathrm{V}_{\mathrm{CC}}$ pin when the voltage is below $\mathrm{V}_{\mathrm{CC}(\text { on })}$ and the voltage on the HV pin is above $\mathrm{V}_{\mathrm{HV}(\mathrm{MIN})}$. $\mathrm{I}_{\text {start2 }}$ is disabled if the $\mathrm{V}_{\mathrm{CC}}$ pin falls below $\mathrm{V}_{\mathrm{CC} \text { (inhibit) }}$. In this condition, the startup current is reduced to $\mathrm{I}_{\text {start1 }}$. The internal high voltage startup circuits eliminate the need for external startup components. In addition, these current sources reduce no load power and increase the system efficiency as the HV startup circuit has negligible power consumption in the normal, light load, and standby
operations. During a typical startup, the $\mathrm{V}_{\mathrm{CC}}$ is charged up to $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$ in tstart up with a $0.47 \mu \mathrm{~F}$ capacitor.

Once the $\mathrm{V}_{\mathrm{CC}}$ capacitor $\mathrm{C}_{\mathrm{CC}}$ is charged to the startup threshold, $\mathrm{V}_{\mathrm{CC} \text { (on) }}$, the HV pin startup current sources are disabled and a controller waits for the HV pin sensed brown out threshold to be exceeded. If the input startup voltage is not met, the startup current sources remain disabled until $\mathrm{V}_{\mathrm{CC}}$ falls below the minimum operating voltage threshold, $\mathrm{V}_{\mathrm{CC}(\mathrm{off})}$ after the tdelay $\mathrm{V}_{(\mathrm{Vcc} \text { _off) }}$ expires. Once the threshold is reached, the current sources are again enabled to charge $\mathrm{V}_{\mathrm{CC}}$ back up to $\mathrm{V}_{\mathrm{CC}(\text { on })}$. Figure 5 shows a typical startup sequence. If the ac input voltage fails to meet the brown out threshold or a fault is detected on the FLT pin, the part will continue to operate by providing current to the $\mathrm{V}_{\mathrm{CC}}$ capacitor as needed in HVBC until all faults are cleared. Once the $\mathrm{V}_{\mathrm{CC}(\text { on })}$ threshold is exceeded and the brown in is identified, the part will charge up to $\mathrm{V}_{\mathrm{CC}(o n)}$ and the soft start sequence will begin.

A dedicated comparator monitors $\mathrm{V}_{\mathrm{CC}}$ and latches the controller into a low power state if $\mathrm{V}_{\mathrm{CC}}$ exceeds $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ for $\mathrm{t}_{\text {delay }}$ (Vcc_OVP). To reset the OVP fault, the $\mathrm{V}_{\mathrm{CC}}$ voltage must by less than $\mathrm{V}_{\mathrm{CC} \text { (reset) }}$.

The $\mathrm{C}_{\mathrm{CC}}$ provides power to the controller during power up. The capacitor must be sized such that a $\mathrm{V}_{\mathrm{CC}}$ voltage greater than $\mathrm{V}_{\mathrm{CC}(\text { off })}$ is maintained while the auxiliary supply voltage is ramping up. Otherwise, $\mathrm{V}_{\mathrm{CC}}$ will collapse and the controller will turn off. The operating IC bias current, $\mathrm{I}_{\mathrm{CC} 4}$, the high side driver current, and gate charge load at the low side and high side driver outputs must be
considered to correctly size $\mathrm{C}_{\mathrm{CC}}$. The increase in current consumption due to external gate charge is calculated using Equation 2. Since the switching frequency is ramped from 31 kHz to the desired switching frequency, a trapezoidal shape is assumed for the frequency both in the DCM mode, the LEM operation, and ACF mode. The high side driver has no gate drive losses during DCM operation, thus the frequency is set to zero and the switch only has the average of the applied switching time from LEM and ACF operations as shown in Equation 1.
(eq. 1)
$f_{S W}=\frac{\left(\mathrm{FSW}_{\text {MIN }}+\frac{\mathrm{FSW}_{\text {DCM_MAX }}-\mathrm{FSW}_{\text {MIN }}}{2}\right) \cdot \mathrm{T}_{\text {DCM }}+\left(\mathrm{FSW}_{\text {DCM_MAX }}+\frac{\mathrm{FSW}_{\text {ACF_MAX }^{-F S W}}^{\text {DCM_MAX }}}{2}\right) \cdot\left(T_{S S}-T_{\text {DCM }}\right)}{\mathrm{T}_{\text {SS }}} \rightarrow$
$218.1 \mathrm{kHz}=\frac{\left(31.25 \mathrm{kHz}+\frac{100 \mathrm{kHz}-31.25 \mathrm{kHz}}{2}\right) \cdot 695 \mu \mathrm{~s}+\left(50 \mathrm{kHz}+\frac{420 \mathrm{kHz}-50 \mathrm{kHz}}{2}\right) \cdot(8 \mathrm{~ms}-695 \mu \mathrm{~s})}{8 \mathrm{~ms}}$
Assuming a typical gate charge of 17 nC for the high side and low side MOSFETs.

$$
\begin{align*}
& \mathrm{I}_{\text {ICC(gate_Charge_Total) }}=f \mathrm{sw} \text { _Is } \cdot \mathrm{Q}_{\mathrm{g} \text { _ls }}+f \mathrm{sw} \text { _hs } \cdot \mathrm{Q}_{\mathrm{g} \_\mathrm{hs}} \rightarrow  \tag{eq.2}\\
& 7.7 \mathrm{~mA}=218.1 \mathrm{kHz} \cdot 17 \cdot \mathrm{nC}+235 \mathrm{kHz} \cdot 17 \cdot \mathrm{nC} \rightarrow
\end{align*}
$$

Equation 2 has $f_{\text {SW }}$ as the average soft start switching frequency of the low side or high side MOSFET and Qg is the gate charge of the external MOSFETs.

Once the $\mathrm{C}_{\mathrm{CC}}$ is charged to the startup threshold, a delay of $t_{\text {delay(start) }}$ is used to stabilize all internal power supplies and ensure biasing is up before operation and level setting can continue. After $\mathrm{t}_{\text {delay(start) }}$ expires, the IC will not start switching until timers expire as shown in Figure 6.


Figure 5. Startup Timing Diagram

The $\mathrm{V}_{\mathrm{CC}}$ capacitor value must account for the startup delay time, soft start time, and all of the currents provided during that time. Equation 3 shows the calculated capacitance to soft start without the $\mathrm{V}_{\mathrm{CC}}$ voltage dipping below the $\mathrm{V}_{\mathrm{CC}(\mathrm{OFF})}$ threshold. The capacitance value
provided by the equation should be increased by $20 \%$ to allow for capacitor tolerances. Further increases may be made by the designer to account for operating temperature range.

$$
\begin{aligned}
\mathrm{C}_{\text {VCC_MIN }} & =\frac{\left(\mathrm{T}_{\text {Delay(Start) }}\right) \cdot\left(\mathrm{I}_{\mathrm{CC1A}}+\mathrm{I}_{\text {DRVQ }}\right)+\left(\mathrm{T}_{\text {Soft_start1 }}+\mathrm{T}_{\text {MODE_SAM1 }}\right) \cdot\left(\mathrm{I}_{\mathrm{CC} 3}+\mathrm{I}_{\text {DRV }}+\mathrm{I}_{\mathrm{CC}(\text { gate charge })}\right)}{\mathrm{V}_{\mathrm{CCON}}-\mathrm{V}_{\text {CCOFF }}} \\
64.3 \mu \mathrm{~F} & =\frac{(34 \mu \mathrm{~s}) \cdot(0.24 \mathrm{~mA}+0.250 \mathrm{~mA})+(8 \mathrm{~ms}+16 \mathrm{~ms}) \cdot(4.0 \mathrm{~mA}+2.5 \mathrm{~mA}+7.85 \mathrm{~mA})}{15.2 \mathrm{~V}-9.9 \mathrm{~V}}
\end{aligned}
$$



Figure 6. Normal Startup Timing Diagram and Delays

## HV Currents and No load Operation

When considering no load operation, it is important to understand that the NCP1568 has a static loss on the HV pin due to off state leakage currents. The DC leakage currents on the pin are shown in the datasheet as $\mathrm{I}_{\mathrm{HV}(\mathrm{Off1} 1)}, \mathrm{I}_{\mathrm{HV}(\mathrm{Off} 2),}$, and $\mathrm{I}_{\mathrm{HV} \text { (Off3). }}$

## Brown Out Detection

The HV pin provides access to the brownout and line voltage detectors. Once $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$, the HV pin to $\mathrm{V}_{\mathrm{CC}}$ pin current sources ( $\mathrm{I}_{\text {start1 }}$ and $\mathrm{I}_{\text {start2 }}$ ) are turned off. Once the current sources are turned off, the line voltage is assessed to determine if the brownout level has been exceeded. The line is not assessed any time the NCP1568 is sourcing current to the $\mathrm{V}_{\mathrm{CC}}$ pin. The startup sequence is initiated once $\mathrm{V}_{\mathrm{HV}}$ is above the brown out threshold $\left(\mathrm{V}_{\mathrm{HV}(\text { start })}\right)$ for $\mathrm{t}_{\text {delay }} \mathrm{HV}_{\mathrm{C}}$ start) and the $\mathrm{V}_{\mathrm{CC}}$ voltage has been charged back up to $\mathrm{V}_{\mathrm{CC}(\text { on })}$ by $\mathrm{I}_{\text {start2 }}$. Every time the HV voltage drops below the $\mathrm{V}_{\mathrm{BO}}$ (stop) the $\mathrm{t}_{\text {delay(HV_stop) }}$, typically $300 \mu \mathrm{~s}$, timer starts and if the voltage has not exceeded the $\mathrm{V}_{\mathrm{BO} \text { (start) }}$, the $\mathrm{T}_{\mathrm{HV} \text { (stop) }}$ timer is initiated. The timer, $\mathrm{T}_{\mathrm{HV}(\mathrm{stop})}$, typically 50 ms , is set long enough to ignore a two cycle drop out. If the timer $\mathrm{T}_{\mathrm{HV} \text { (stop) }}$ expires, a
brownout condition is established and drive pulses are terminated. If the HV voltage is greater than $\mathrm{V}_{\mathrm{BO}}$ (start) for $\mathrm{t}_{\text {delay(HV_start) }}$ the $\mathrm{T}_{\mathrm{HV} \text { (stop) }}$ timer is reset and normal operation continues. Figure 7 and Figure 8 show typical brown out waveforms.


Figure 7. Brownout Filter Timing


Figure 8. Operation During Brownout

## Line Detection

The input voltage range is detected based on the peak voltage measured at the HV pin. Many aspects of the NCP1568's performance are modified based on the line voltage. Some key features that are changed with line voltage are: Over Power Protection (OPP) and current limit. Please refer to appropriate sections for more information. The controller compares a divided version of $\mathrm{V}_{\mathrm{HV}}$ to internal line select thresholds.

The default power-up mode of the controller is low line. No line changes are applied until after the soft start has completed and soft start wait or the forced ACF period has ended to ensure a repeatable reliable soft start free from glitches. Once soft start wait has completed, the system is free to apply changes to parameters based on line voltage. On each line cycle, the increasing voltage is sensed and the controller updates the measured high voltage level continuously which is used to determine slope and levels. The HV detector uses internal comparators and a divided down version of the HV voltage to digitally track the progress of the line as it increases and decreases. During the first line cycle measured, the HV detector increases the maximum values it measures upon each increasing voltage reference trip level. The values will continue to be updated until the maximum voltage is reached. The HV detector will continue to measure voltages as they decrease. When the HV detector measures a 2 level decrease, it knows a maximum
was detected. The internal digital detection then holds the current value and adds 2 levels to obtain the peak value. The new value is then referred to as the Held Maximum HV Value (HMHVV). To update the HMHVV, the peak measurement current HV Value (CHVV) must be repeated twice. If a large increase or decrease in voltage occurs, the HV detector is only allowed to increment or decrement the HMHVV one level every 32 ms . An analog front filter of $253 \mu \mathrm{~s} \mathrm{t}_{\text {delayline }}$ is used to ensure glitches high or low are not used to change levels. Note that some line dependent functions use the CHVV and some functions use the HMHVV, please refer to the appropriate section for the value used.

## Line Removal (X2 Capacitor Discharge)

Safety agency standards require the input filter capacitors to be discharged once the ac line voltage is removed. A resistor network placed between line and neutral is the most common method to meet agency safety requirements. Unfortunately, the resistor network consumes power across all operating modes and it is a major contributor of input power losses during light load and no load conditions.
The NCP1568 eliminates the need for external discharge resistors by integrating input filter capacitor (X2) discharge circuitry. A novel approach is used to reconfigure the high voltage startup circuit to discharge the input filter capacitors upon removal of the ac line voltage. The line removal
detection circuitry is always active to ensure safety compliance.

Line removal is detected by digitally sampling the voltage at the HV pin and monitoring the slope. A timer, $\mathrm{t}_{\text {line(removal) }}$ (typically 80 ms ), is used to detect when the slope of the input signal is negative or conversely not positive, or below the resolution level. The timer is reset anytime a positive slope is detected. Once the $\mathrm{t}_{\text {line(removal) }}$ timer expires, a line removal condition is acknowledged, switching is stopped, and an X2 capacitor discharge cycle begins.

Once the X2 condition is acknowledged, $\mathrm{I}_{\text {start2 }}$ (typically 3.5 mA ) is turned on and will remain on for the discharge cycle to discharge the input filter capacitance and the $\mathrm{t}_{\text {line(discharge) }}$ timer is started. When the X 2 removal is acknowledged, the $\mathrm{I}_{\text {start2 }}$ current is sourced, X2 discharge circuitry consisting of $\mathrm{V}_{\mathrm{CC}}$ monitors is enabled, and a pull down current $\mathrm{I}_{\mathrm{CC} \text { (discharge) }}$ (typically 18 mA ) modulates. If $\mathrm{V}_{\mathrm{CC}}$ is above $\mathrm{V}_{\mathrm{CC}(o n)}$, it is first discharged to $\mathrm{V}_{\mathrm{CC}(\text { on })}$ by the $\mathrm{I}_{\mathrm{CC} \text { (discharge) }}$ current. Once the voltage decreases below $\mathrm{V}_{\mathrm{CC}(\text { on })}, \mathrm{I}_{\mathrm{CC}(\text { discharge })}$ is turned off, and $\mathrm{I}_{\text {start2 }}$ charges $\mathrm{V}_{\mathrm{CC}}$ until the voltage increases to the $\mathrm{V}_{\mathrm{CC}\left(\mathrm{X} 2 \_ \text {_reg }\right)}$ level on the
$\mathrm{V}_{\mathrm{CC}}$ pin. Once the $\mathrm{V}_{\mathrm{CC}\left(\mathrm{X} 2 \_ \text {reg }\right)}$ level is exceeded, the $\mathrm{I}_{\mathrm{CC} \text { (discharge) }}$ is turned on once again to discharge the $\mathrm{V}_{\mathrm{CC}}$ pin. The process continues until the $\mathrm{t}_{\text {line(discharge) }}$ timer expires. Once the timer expires, $\mathrm{I}_{\mathrm{CC}(\text { discharge })}$ remains on until the $\mathrm{V}_{\mathrm{CC}}$ voltage decreases to $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$, at which time it starts a second timer, $\mathrm{t}_{\text {line(detect) }}$ (typically 32 ms ). The $\mathrm{t}_{\text {line(detect) }}$ timer is used to ensure the IC does not overheat and to allow the HV pin to monitor the input voltage to determine if ac voltage has been applied again. Once the detection phase is complete, $\mathrm{t}_{\text {line (discharge) }}$ is again activated if line voltage activity is not detected, and the X2 capacitor continues to discharge. The discharging process is cyclic and continues until the ac line is detected again or the voltage across the X2 capacitor is lower than $\mathrm{V}_{\mathrm{HV} \text { (discharge) }}(30 \mathrm{~V}$ maximum). If ac line voltage is detected, $\mathrm{V}_{\mathrm{CC}}$ is charged up to $\mathrm{V}_{\mathrm{CC}(\text { on })}$ from the HV pin via $\mathrm{I}_{\text {start2 }}$ and the soft start process will begin. It is important to note that the HV pin cannot be connected to any dc voltage due to this feature, i.e. directly to the bulk capacitor without disabling the feature.


Figure 9. Line Removal Timing


Figure 10. Line Removal Timing with AC Reapplied

## PWM Architecture

The NCP1568 implements peak current mode control architecture for pulse width modulation. Peak current mode control simplifies the loop compensation and typically will result in a simple Type II compensator. With relatively simple compensation schemes, aggressive bandwidths can be achieved compared to a standard voltage mode control. Further, current mode control inherently provides current limiting while also providing a line feed forward, resulting in excellent line transient response. However, peak current mode control is susceptible to subharmonic oscillation for duty cycles greater than $50 \%$. Subharmonic oscillation is
characterized by alternating narrow and wide pulse widths. To prevent subharmonic oscillation, NCP1568 also features additional slope compensation.

The NCP1568 features multi-mode operation to optimize efficiency across line and load conditions. Below are the modes of operation:

1. Active Clamp Operation with Variable Frequency
2. Transition into and out of ACF Operation from

DCM Operation
3. Discontinuous Conduction Mode with Frequency Foldback
4. Skip Mode

## Multi Mode Algorithm

Multi mode algorithm is implemented in the NCP1568 to optimize the efficiency across load conditions. The magnetizing current is in Continuous Conduction Mode (CCM) in active clamp operation. Therefore, when the power supply is in standby condition, the active clamp flyback topology will work at high peak currents and the primary side clamp FET along with the main FET will form a synchronous buck boost structure with magnetizing current traversing both the first and the third quadrants.

If an IC were to remain in the ACF operation in all line and load conditions, the result would be high peak currents leading to high conduction losses, core losses, and copper losses while achieving ZVS as the load decreases. At light load, ZVS will not offset the three large loss contributors and the efficiency will be lower compared to DCM operation.


Figure 11. Frequency Transition from No Load to Full Load and DCM to ACF Operation

## Oscillator

The RT resistor sets the minimum frequency of operation for the internal oscillator. Typically, for an active clamp flyback topology, minimum frequency is selected to be at its lowest input voltage, lowest intended output voltage, and maximum load current.

An internal amplifier forces 2 V on the RT pin and the current sourced from the resistor on the RT pin is used by the internal oscillator to set the minimum switching frequency.

The frequency set by the RT resistor follows Equation 4 noted below:

$$
\mathrm{F}_{\mathrm{OSC}}=\frac{1}{\mathrm{RT} \cdot 100 \mathrm{pF}} \rightarrow 100 \mathrm{kHz}=\frac{1 \quad \text { (eq. 4) }}{100 \mathrm{k} \Omega \cdot 100 \mathrm{pF}}
$$

where $\mathrm{F}_{\mathrm{OSC}}$ is the frequency set by the RT resistor value
The frequency programmed at the RT pin sets the minimum ACF switching frequency. Figure 12 shows the RT resistor versus the oscillator frequency from $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. The minimum RT resistor value is $10 \mathrm{k} \Omega$.


Figure 12. Minimum ACF Operating Oscillator Frequency vs. RT

## On and Off Time Restrictions

The NCP1568 has an internally set minimum off time of 590 ns that is always imposed in ACF mode. The minimum off time is to ensure that enough time remains in each switching cycle to fully execute a successful high side pulse. The minimum off time is constant, but the IC also has a maximum duty cycle of approximately $78 \%$ to allow for recharging of the high side driver boot capacitance and to avoid transformer saturation. The maximum duty cycle is therefore not constant, as the minimum off time must be
maintained to continue ACF operation past a certain operating frequency. With a constant off time of 590 ns , the maximum duty cycle is governed by the minimum off time past 400 kHz . The resulting frequency versus duty cycle plot is shown in Figure 13. Equation 5 shows the maximum duty ratio.
(eq. 5)
$\left[\begin{array}{c}\text { Duty_Ratio }=133 \mathrm{~ns} *(\text { FSW })+73.7 \% \\ \text { Duty_Ratio }=1-\text { FSW } \cdot 0.59 \cdot \mu \mathrm{~s}\end{array}\right]\left[\begin{array}{l}\text { FSW }<350 \mathrm{kHz} \\ \mathrm{FSW}>350 \mathrm{kHz}\end{array}\right]$


Figure 13. Maximum Duty Ratio vs. Switching Frequency

## ACF Oscillator Operation

In order to minimize the power loss in ACF operation, as load and input voltage change, the frequency of the operation needs to change such that the additional circulating current is kept to a minimum. The negative current needed for ZVS is typically in the order of -0.5 A for super junction FETs. The current could be lower for wide band gap devices such as GaN as their Coss is typically lower. Keeping the negative magnetization current relatively constant is accomplished digitally by adjusting the frequency of the oscillator until the SW node fall time is modulated to a predetermined dead time across line and load conditions.

A time reference is established in the NCP1568 and an error signal is accumulated based on the time it takes to transition and achieve ZVS. If the switch node transitions fast and ZVS occurs before the reference time, then there is more than enough energy to reset the node quickly and
therefore the frequency of operation or the off time should be reduced. The reduced frequency will result in less energy available for resetting the switch node, and as such will result in less required on time for the low side switch and a smaller $\Delta \mathrm{IM}$. The smaller $\Delta \mathrm{IM}$ results in fewer losses in the system. If the switch node ZVS occurs coincident with the time reference, no frequency adjustment is necessary. If the ZVS occurs after the reference, the frequency is too high and needs to be reduced to ensure good ZVS. Finally, if the ZVS never occurs and instead reaches a maximum allowable time limit ( $\mathrm{D}_{\mathrm{T} \text { _Max }}$ ), the current switching cycle will start the LDRV, but the maximum frequency reduction will be applied to the following switching cycle.

The net result is that the duty ratio would be maintained, the load current would be supported, and the frequency would adjust with load to provide enough energy to achieve ZVS.


Figure 14. Time Referenced Digital Modulation of Operating Frequency Regulating the ZVS Point

## DCM Oscillator Operation

In DCM mode of operation, the frequency is dependent on the DCM to ACF threshold setting and the FB voltage. The maximum oscillator frequency is $1 / 2$ of the minimum frequency set by the RT resistor. A frequency foldback proportional to the FB pin is also implemented in the DCM mode. Please refer to the frequency foldback section for a description.

## Frequency Foldback

The combination of mandated agency standby power and light load efficiency targets at various load points necessitates the need to change the frequency of operation when the IC is in DCM mode. In DCM operation, the frequency is the highest once the FB reaches a settable $\mathrm{V}_{\mathrm{DTH}}$ threshold. The frequency of operation is reduced as FB voltage falls to its lowest point at the $\mathrm{V}_{\mathrm{FB} \text { (skip) }}$ skip threshold. Since the DCM to ACF threshold is programmable, the VCO must change slopes based on the
selected $\mathrm{V}_{\mathrm{DTH}}$ threshold as shown in Figure 15. In frequency foldback mode, the NCP1568 works with peak current, setting the main switch on time and employing variable frequency control from the $\mathrm{V}_{\text {TH_DCM_ACF }}$ threshold to the $\mathrm{V}_{\text {FB(Ipk_freeze) }}$ threshold for the outer loop. Once the FB voltage reaches $\mathrm{V}_{\mathrm{FB}(\mathrm{Ipk} \text { _freeze) }}$ on the FB pin, the peak current floor is frozen to the $\mathrm{V}_{\mathrm{CS}}$ ( Ipk_freeze) value. The IC can produce a peak current that is greater than the $\mathrm{V}_{\mathrm{CS}}($ Ipk_freeze) if the PWM comparator requires a longer on time to satisfy the control loop. Freezing the peak current to a minimum value accelerates the slope of the frequency foldback. The peak current is frozen and the oscillator frequency is changed to maintain output voltage regulation. As the load decreases, the frequency will keep decreasing until it stops at the minimum frequency clamp of $\mathrm{F}_{\mathrm{OSC}(\mathrm{min})}$ 31 kHz . The minimum frequency occurs at the $\mathrm{V}_{\mathrm{FB}}$ (skip) threshold, typically at 400 mV on the FB pin. At this threshold, skip cycle operation is enabled.


Figure 15. VCO Frequency Change with $V_{\text {DTH }}$ Voltage Selection

## DCM Minimum Frequency Clamp and Skip Mode

The minimum switching frequency clamp prevents the switching frequency from dropping below $\mathrm{F}_{\mathrm{OSC}(\text { min }}$ ( 31 kHz typical). When the switching cycle is longer than $40 \mu \mathrm{~s}$, a new switching cycle is initiated. Since the NCP1568 forces a minimum peak current and a minimum frequency, the power delivery cannot be continuously controlled to zero load. Instead, the circuit starts skipping pulses when the FB voltage drops below the skip level, $\mathrm{V}_{\mathrm{FB} \text { (skip) }}$, and recovers operation when $V_{F B}$ exceeds $V_{F B(\text { skip })}+V_{\text {FB(skip)_hys. }}$. The skip mode method provides an efficient method of control during light loads.

## DCM TO ACF Transition (ADRV Soft Start)

Once all of the criteria to transition from DCM to ACF operation have been met, the NCP1568 soft starts the ADRV employing Leading Edge Modulation (LEM). The ADRV soft start slowly discharges the energy stored in the clamp capacitor in DCM operation to the output. During the ADRV soft start time, $\mathrm{T}_{\text {DCM_ACF_Trans }}$, ADRV pulses will increase from a minimum of approximately 250 ns to $1-\mathrm{D}$ in a controlled progression.
Figure 16 shows leading edge modulation of ADRV during the DCM to ACF transition. The secondary current shape starts to resemble that of resonant current during the LEM period and eventually resonant current can be seen throughout the 1-D cycle as the ADRV soft start finishes.


Figure 16. Leading Edge Modulation of ADRV During DCM to ACF Transition


Figure 17. Typical Transition

## Transition Hard Switch Avoidance

Before the high side switch begins the LEM process, the switch node demagnetizes and rings as a classic flyback would. During the start of LEM, the switch node demagnetization is interrupted by the switch node pulling up to the clamp capacitor voltage. The time the switch node is pulled up to the clamp capacitor voltage steadily increases and the demagnetization switch node signature continues to increase the amplitude of resonation. Either the LEM finishes with no ringing to ground and is in full ACF mode of operation, or the switch node is clamped on a falling edge ring to ground by the body diode of the low side FET. When the body diode of the low side FET is conducting, turning on the high side switch creates a disturbance to the system, drains the energy in the clamp capacitor, and causes large spikes on the primary and secondary side of the transformer.

## ACF to DCM Transition (ADRV Soft Stop)

In ACF operation, if the FB voltage is below the externally set DTH for $\mathrm{T}_{\text {ACF_DCM_HOLD }}$, then the system will start the transition from ACF switching to DCM switching using LEM. During the TACF_DCM_trans time, the active clamp FET (ADRV) duty cycle is decreased in a controlled fashion over multiple cycles. At the same time, a non-linear frequency foldback to half the frequency $\left(1 / 2 * \mathrm{~F}_{\text {osc }}\right)$ set by the RT resistor is also implemented.
A leading edge modulation technique is employed to soft stop the active clamp FET. The soft stop time $\mathrm{T}_{\text {ACF_DCM_trans }}$ is typically around $500 \mu \mathrm{~s}$, a diagram of the soft stop is shown in Figure 18.


Figure 18. ACF to DCM Transition Waveforms

## ATH Pin Functionality

The function of the ATH pin is to set the DCM to ACF threshold. The threshold is set with a fixed current and a resistor to create an analog voltage. The analog voltage is
quantized into bins; each bin is mapped to a precise internal reference voltage which is compared against feedback to transition into ACF operation.


Figure 19. ATH Setting Threshold System Diagram

## ATH Pin Turn On and Sourcing Current

The ATH pin current is sourced once $\mathrm{V}_{\mathrm{CC}}$ exceeds the $\mathrm{V}_{\mathrm{CC}}$ (on) threshold. The sourced current is $10 \mu \mathrm{~A} \pm 5 \%$. Current is sourced from the ATH pin during all normal operating conditions, DCM operation, ACF operation, and skip. Turn on timing for the ATH pin current source is shown in Figure 20 where the ATH pin current source turns on once $\mathrm{V}_{\mathrm{CC}(\text { on })}$ is reached and remains on during DCM and ACF operation.


Figure 20. ATH Setting Threshold

Table 5. ATH RESISTOR SET VALUES

| R96 Resistor (k®) | Internal Reference for FB Trip Point (V) |
| :---: | :---: |
| 161.2 | 3.28 |
| 139.6 | 3.12 |
| 118 | 2.96 |
| 102.2 | 2.8 |
| 86.4 | 2.64 |
| 74.8 | 2.48 |
| 63.2 | 2.32 |
| 53.4 | 2.16 |
| 46.4 | 2 |
| 39.2 | 1.84 |
| 33 | 1.68 |
| 27.4 | 1.52 |
| 22 | 1.36 |
| 18.2 | 1.2 |
| 8 | 1.04 |

## Resistor Setting Range

Once a bin is selected, the selected bin maps to a set internal voltage. The voltage measured on the ATH pin only serves to select a digital bin and its tolerance does not affect the internally selected voltage. The mapped reference taps have a tolerance of approximately $2.5 \%$. Table 5 includes the DCM to ACF binning thresholds and resistor map.

## DTH Pin Functionality

The DTH pin is a real time pin that is observed continuously once soft start has completed and forced ACF time (please refer to soft start section) has expired. Once $\mathrm{V}_{\mathrm{CC}}$ has exceeded the $\mathrm{V}_{\mathrm{CC}}(\mathrm{on})$ threshold, the DTH pin will begin sourcing $16 \mu \mathrm{~A}$. The size of the capacitor placed on the ATH pin governs the delay the designer will see before the pin reaches its steady state voltage. A 100 nF capacitance is
the standard recommended value for noise cancellation and timing. The resistance range that will be applied to the DTH pin can range from $0 \Omega$ to $187.5 \mathrm{k} \Omega$ to set a voltage threshold between 0 V and 3 V . The most common anticipated ACF to DCM thresholds are shown in Figure 21. The DTH current source is turned off in DCM operation.

$$
\mathrm{V}_{\text {DTH }}=\mathrm{IDTH} * \mathrm{RDTH}
$$



Figure 21. Setting Threshold for DTH PIN

## Soft Start

The soft start of the NCP1568 is initiated once all of the criteria has been satisfied for the $\mathrm{V}_{\mathrm{CC}}$ to reach $\mathrm{V}_{\mathrm{CC}(o n)}$, $\mathrm{V}_{\mathrm{HV}}>\mathrm{V}_{\mathrm{HV} \text { (Start), }}$ no other faults are present, and $\mathrm{t}_{\text {delay(start) }}$ has expired. Before the first pulses of the LDRV are initiated, the FB voltage is held high by the internal pull up current source and resistor tied to an internal 5 V source. During normal operation, the optocoupler and current sources regulate the FB node, but in soft start it is not regulated until the output voltage is greater than the secondary side reference voltage and the forward diode drop of the optocoupler. The IC will want to transition to ACF mode immediately on the first switching pulse, as the FB voltage will be higher than any threshold that can be set by the ATH pin. The IC's natural tendency is to transition to ACF operation when heavy loads are applied to the output. Thus, all of the criteria are met to enter the ACF soft start, but the boot pin for the high voltage level shifter and driver is not charged. The NCP1568 works in DCM operation for the first part of the soft start $\mathrm{T}_{\text {DCM_SS }}$ (typically $706 \mu \mathrm{~s}$ ) to make sure that the boot capacitor is charged. During the soft start, the PWM pulse width is gradually increased by ramping the internal current limit reference to its final value.

After TDCM_SS, the IC slowly increases the ADRV on time via the LEM process. Once the internal current limit reaches its maximum value, the IC then operates in ACF mode. The IC must wait for an additional time referred to as TMODE_Sam (typically, twice the soft start time), to allow the output voltage to reach regulation and the FB node to stabilize. After $\mathrm{T}_{\text {MODE_Sam }}$ expires, the ACF detection circuits and logic are no longer manipulated, but are allowed to transition as the output load requires to achieve optimal frequency.

## Forced DCM

The forced DCM operation allows a sufficient number of low side pulses to charge the high side drivers, boot capacitor, and to allow the driver sufficient time to perform internal startup sequences. The maximum current provided to the output for the first few switching cycles is regulated by the minimum on time. Minimum on time is a sum of LEB, propagation delay of CS comparator, gate drive, and the FET turn off. To reduce primary and secondary start up current stress, the frequency is ramped to half the oscillator frequency set by RT during $\mathrm{T}_{\text {DCM_SS }}$ typically $706 \mu \mathrm{~s}$.


Figure 22. Duty Cycle and Frequency Modulation

## Slope Compensation

Fixed frequency peak current mode control architecture is prone to subharmonic oscillation for duty cycles greater than $50 \%$. Subharmonic oscillations are typically characterized by observing the SW node alternating wide and narrow pulse widths. An additional compensating ramp, if either added to the sensed inductor current or subtracted from the loop error voltage (FB), will prevent the subharmonic oscillations. In a flyback topology employing current mode control, the slope of this stabilizing ramp also known as slope compensation, is proportional to the down slope of the power converter (duty cycle greater than $50 \%$ ). The minimum amount of slope compensation to negate the oscillation is equal to $1 / 2$ the down slope. However, for dead band compensation, the ramp is equal to the down slope. Note that with higher slope compensation, the power converter's ac characteristics will start resembling that of voltage mode control. Slope compensation is set to $143 \mathrm{mV} / \mu \mathrm{s}$.

## Feedback Pin

The FB pin is equipped with a $100 \mu \mathrm{~A}$ pullup current sources and a $100 \mathrm{k} \Omega$ resistor. The pullup current source and resistor work in conjunction with the optocoupler to regulate the system output voltage.


Figure 23. FB Resistor and Current Pullup Diagram

## Low Side Driver

The low side driver is a ground based driver and is suitable for direct driving high capacitance switches, as its sourcing current is $\mathrm{I}_{\text {LS_src }}$ (typically 1.3 A ) resulting in a rise time of $\mathrm{T}_{\text {LS_rise }}$ (typically 10.7 ns ) with a 1.5 nF load. No additional
pull down circuitry is needed as the sinking current $\mathrm{I}_{\text {LS_snk }}$ (typically 2.5 A ) results in a fall time of $\mathrm{T}_{\text {LS_fall }}$ (typically 6.5 ns ) with a 1.5 nF load. The low side driver is also equipped with an internal clamp $\mathrm{V}_{\mathrm{LDRV} \text { (low) }}$ (typically 11.75 V ) to prevent the voltage on the gate from exceeding the maximum rating if the $\mathrm{V}_{\mathrm{CC}}$ voltage of the controller increases beyond 20 V and to minimize losses in the system. The IC draws $\mathrm{I}_{\mathrm{CC} 3}$ (typically 3.9 mA ) when the IC is switching both LDRV and ADRV drivers at 500 kHz with 100 pF load, but increases to $\mathrm{I}_{\mathrm{CC} 4}$ and $\mathrm{I}_{\mathrm{CC} 5}$ when fully loaded at 100 kHz and 500 kHz to 4.0 mA and 13 mA , respectively with a 1.5 nF load.

## Active Clamp Driver

The Active Clamp Driver ADRV ground based driver is suitable for sending 5 V logic square wave signals to a high side driver with a built in level shifter to modulate the on time of the active clamp FET. The drive with 95 mA of sourcing current and 231 mA of sinking current is also sufficient to drive a pulse transformer.


## Adaptive Dead Time

The NCP1568 implements a built in adaptive dead time that maximizes the efficiency of an active clamp flyback converter. The dead time for the active clamp topology can be described by first identifying the two modes of operation of the switch node (SW) or bridge node. When the topology is actively clamping and the SW is high, current can flow into and out of the clamp capacitor. The time that the energy is stored and recycled in the clamp capacitor is referred to as the resonant mode and is identified with a high voltage on the switch node. During the resonant mode, the high side

FET or body diode is conducting. When the low side FET is conducting, the SW is near ground potential when the primary inductor current has a positive slope, and is referred to as energy storage mode. The magnetizing inductance current is ramped up during the energy storage mode until the low side drive transitions from high to low. The switch node is then pulled high by the circulating currents. The rate at which the SW changes voltage is dependent on the voltage controlled parasitic capacitance of the selected FETs at the bridge node, the primary current, the magnetizing inductance, the leakage inductance, and other factors. Since
many of the governing factors determining the rise and fall time of the switch node are design specific, an active dead time control circuitry must be employed to optimize efficiency for a wide range of applications. During the energy storage to resonant mode SW node transition, the majority of the transition time is spent charging the relatively large Coss capacitance of the low side FET when the SW node is near ground potential and the COSS capacitance of the high side FET as the SW node nears the clamp voltage. The resulting slope of the voltage change at low voltages is in the order of $100 \mathrm{MV} / \mathrm{s}$. Once the switch node has started to charge the Coss, the capacitance decreases rapidly and the slope can increase on the switch node to as much as $10 \mathrm{GV} / \mathrm{s}$. The active dead time control starts a timer once the LDRV internal logic has transitioned from TTL logic level high to low referred to as $\mathrm{D}_{\text {T_Max }}$. The $\mathrm{D}_{\mathrm{T}_{-} \text {Max }}$ is a fail safe dead timer that ensures normal operation. After the low side driver logic transition is tripped, the part will monitor the voltage at SW to determine when it has exceeded 10 V . Once the 10 V threshold is exceeded, a second timer is started called DT_E_R. After the

DT_E_R timer has expired, the ADRV will generate a 5 V logic level high to turn on the high side FET so that the high side FET will start conducting. If the $\mathrm{D}_{\mathrm{T}_{-} M a x}$ timer expires before the 10 V threshold is met, and the additional DT_E_R timer has not expired, this failure will be counted, but the ADRV will not be forced on. Once the SW is high and the high side FET is conducting, the high side drive will remain high until the end of the cycle. At the end of the cycle, the ADRV will output a 5 V logic level low. When the internal prelevel shifted ADRV TTL logic transitions from high to low, a $\mathrm{D}_{\text {T_Max }}$ timer is started. The switch node then discharges until it reaches DT_R_E_TH, at which time the DT_R_E timer is started. Once either the DT_R_E or the $\mathrm{D}_{\mathrm{T} \_ \text {Max }}$ timer has expired, the LDRV will transition from low to high and the process will continue. The dead time $\mathrm{D}_{\mathrm{T}}$ Max only applies to the full ACF mode of operation and as such is blanked from ACF to DCM and DCM to ACF transitions when the ADRV pulses are phased in and out with LEM. Further, $\mathrm{D}_{\text {T_Max }}$ is not observed during the LEM portion of soft start of ACF.


Figure 25. Dead Time and Mode Identification

## OTHER PROTECTION FEATURES

## FLT Input

The NCP1568 includes a dedicated fault input accessible via the FLT pin. The controller can be latched off or restarted by pulling the pin up above the upper fault threshold (typically 3.0 V). Likewise, the controller can be latched off
or restarted if the FLT pin voltage, $\mathrm{V}_{\mathrm{FLT}}$, is pulled below the lower fault threshold (typically 0.4 V ). The controller operates normally while the FLT pin voltage is maintained within the upper and lower fault thresholds. Figure 26 shows the architecture of the FLT input.


Figure 26. FLT Pin Diagram

## OTP FLT Threshold and Fault Handling

The primary purpose of the lower FLT threshold is to detect an over temperature fault using an NTC thermistor. A pull up current source, (typically $45.5 \mu \mathrm{~A}$ ) generates a voltage drop across an external thermistor. The resistance of the NTC thermistor decreases as the temperature rises, resulting in a lower voltage across the thermistor. The controller detects a fault once the thermistor voltage drops below the $\left.\mathrm{V}_{\mathrm{FLT}(\mathrm{OTP}} \mathrm{in}\right)$ threshold. The FLT voltage must drop below the threshold for longer than $\mathrm{t}_{\text {delay(OTP) }}$ (typically $33 \mu \mathrm{~s}$ ), then the IC will take the appropriate action. If the IC is programmed to latch, the $\mathrm{V}_{\mathrm{CC}}$ voltage must go below Vcc(reset) before normal operation can continue. If the IC is programmed to restart, the part will initiate a soft start once the temperature decreases and the corresponding NTC voltage has increased enough to exceed the $\mathrm{V}_{\mathrm{FLT} \text { (OTP_out) }}$ threshold (typically 937 mV ).

## OTP FLT Threshold Startup

A bypass capacitor is usually connected between the FLT and GND pins and it will take some time for VFLT to reach its steady state value once IFLT(OTP) is enabled. The IC is prevented from switching as long as the FLT voltage is below the $\mathrm{V}_{\mathrm{FLT}(\text { OTP_in) }}$ threshold. When adapters are produced they must go through a burn in process. The process calls for the adapter to be heated up to higher ambient temperatures (typically $65^{\circ} \mathrm{C}$ ), then powered on and allowed to operate for an extended period of time to catch any assembly or part defects early before they are shipped to end customers. With the above burn in process, the FLT pin can cause the NTC to trip and keep the part off during the burn in process. To prevent the adapter from failing the burn in test, the adapter must start up when the FLT voltage exceeds $\mathrm{V}_{\text {FLT(OTP_out_1st) }}$ (typically 418 mV ), rather than $\mathrm{V}_{\mathrm{FLT}(\text { OTP_out) }}$ (typically 937 mV ). Further, the IC must successfully complete a soft start by reaching the end of forced ACF without triggering a $\mathrm{V}_{\mathrm{CC}}$ off as shown in Figure 27.


Figure 27. FLT Pin Diagram

The IC is enabled above $\mathrm{V}_{\mathrm{FLT}(\mathrm{OTP} \text { _out_1st) }}$ in soft start only, rather than $\mathrm{V}_{\text {FLT(OTP_out). }}$. The rest of the functionality of the FLT pin after a successful soft start is unchanged. Therefore, a lower fault (i.e. over temperature) is acknowledged under the $\mathrm{V}_{\text {FLT(OTP_out_1st) }}$ threshold in soft start, holding the part in reset until the threshold is clear. When the FLT pin is below the $\mathrm{V}_{\mathrm{FLT}(\mathrm{OTP}}$ in) threshold, the current draw of the IC is $\mathrm{I}_{\mathrm{CC} 1 \mathrm{~A}}$ (typically $240 \mu \mathrm{~A}$ ).

## OVP FLT Threshold

The upper fault threshold is intended to be used to prevent an overvoltage using a zener diode and a resistor in series from the auxiliary winding voltage $\left(\mathrm{V}_{\mathrm{AUX}}\right)$ to ground with the FLT pin connected at the anode as shown in Figure 26. To reach the upper threshold, the external pull up current has to be greater than the pull down capability of the clamp $\mathrm{V}_{\mathrm{FLT}}$ (clamp) (typically 1.75 V ) and $\mathrm{R}_{\mathrm{FLT}}$ (clamp) (typically $1.57 \mathrm{k} \Omega$ ) the resistor in series. The FLT voltage must increase above the threshold for longer than $\mathrm{t}_{\text {delay(OTP) }}$ (typically $33 \mu \mathrm{~s}$ ), then the IC will take the appropriate action of latching or restarting. If the IC is programmed to latch, the $\mathrm{V}_{\mathrm{CC}}$ voltage must go below $\mathrm{V}_{\mathrm{CC}(\text { reset })}$ before normal operation can continue. If the IC is programmed to restart, the part will initiate the restart timer once $\mathrm{V}_{\mathrm{AUX}}$ voltage decreases below the hysteresis of the OVP comparator. The internal clamp prevents the FLT pin voltage from reaching the upper latch threshold if the pin is open. When the FLT pin is above the $\mathrm{V}_{\mathrm{FLT}(\mathrm{OVP})}$ threshold, the current draw of the IC is $I_{C C 1 B}$ (typically $240 \mu \mathrm{~A}$ ).

When the auto recovery option is selected for the fault pin, $\mathrm{I}_{\mathrm{FLT}(\mathrm{OTP})}$ remains enabled while the lower fault is present independent of $\mathrm{V}_{\mathrm{CC}}$ in order to provide temperature hysteresis. The controller can detect an upper OVP fault once $\mathrm{V}_{\mathrm{CC}}$ exceeds $\mathrm{V}_{\mathrm{CC}(\text { reset). }}$. Once the controller is latched, it is reset if a brownout condition is detected or if $\mathrm{V}_{\mathrm{CC}}$ is cycled down to its reset level, $\mathrm{V}_{\mathrm{CC}(\text { reset })}$. In the typical application these conditions occur only if the ac voltage is removed from the system.

## Over Power Protection

The maximum power delivered by an isolated power converter is controlled by limiting the peak inductor current on a pulse by pulse basis on the primary side. Power converters typically do not deliver the same maximum output power across all line conditions. Energy delivery is influenced by duty ratio, line voltage, and switching frequency. The duty ratio changes with line voltage and hence with a fixed peak current, the average inductor current varies over line voltage. The slope of the current increases as the line voltage increases, delivering more energy with a fixed propagation delay in high line operation. An internal line OPP compensation is provided where line sensed discrete steps provide an approximate transconductance ( $\mathrm{g}_{\mathrm{m}}$ ) of $188 \mathrm{nA} / \mathrm{V}$ sourced out of the CS pin such that a designer can compensate for the selected inductance. The propagation delays of all comparators connected to the CS pin such as SCP, OCP, peak current freeze, and the PWM comparator all benefit from the line compensation.

## Current Limit

The current passing through the primary main FET is sensed via a resistor at the CS pin. The ramping current sensed by the CS pin is used to modulate the loop error voltage (FB) to generate PWM signals; it is also used for cycle by cycle peak current limit control and detection of a short circuit condition. Figure 28 below shows the block diagram of the current limit circuitry.

Internal Leading Edge Blanking (LEB) circuitry masks the current sense information before applying it to the current monitoring comparators. LEB prevents unwanted noise from terminating the drive pulses prematurely. Placing a small RC filter (typically 20 pF and $732 \Omega$ ) close to the CS pin to suppress additional noise is suggested. The LEB period begins once LDRV reaches approximately 2 V . An internal switch $\mathrm{R}_{\mathrm{CS}(\text { switch })}$ discharges and holds the CS pin low at the conclusion of every cycle for 100 ns . In DCM operation, LEB is implemented by pulling the CS pin low for the LEB period at the beginning of LDRV pulse.


Figure 28. Current Limit Comparators

## Cycle by Cycle Current Limiting

Cycle by Cycle (CBC) current limiting is implemented using the OCP comparator and terminates the LSDRV drive pulse if the CS voltage exceeds the $\mathrm{V}_{\text {ILIM (OCP) }}$ threshold in ACF and DCM modes of operation. In transition mode of operation this threshold is raised to $\mathrm{V}_{\text {ILIM (OCP) Trans }}$ to facilitate the increased $\Delta \mathrm{Im}$ while transitioning into or out of ACF operation. When the CS voltage crosses the $\mathrm{V}_{\text {ILIM }}$ (OCP), an error flag is asserted and the counter counts up 2 counts. If a single cycle occurs in which the $\mathrm{V}_{\text {ILIM (OCP) }}$ is not triggered, the counter counts down 1 count. The counter update is done at switching frequency. Hence depending upon the mode of operation (ACF vs. DCM) and line and
load conditions, the time it takes to reach full count varies. If the counter has reached full count, a latch or auto recover is initiated dependent on options selected referred to as OCP reaction.
The OCP threshold depends on mode of operation, i.e., DCM versus ACF and frequency pf operation. In the DCM operation, the OCP threshold is 784 mV . However, in ACF operation, the OCP comparator trip voltage varies with the frequency of operation from $\mathrm{V}_{(\mathrm{OCP}) \_A C F} \mathrm{Cl}_{1} 100$ to $\mathrm{V}_{(\mathrm{OCP}) \_A C F} \mathrm{Cl}_{2} 400$, this feature is implemented to compensate for higher frequency of operation in a variable environment. Please refer to the electrical table for frequency vs OCP level.

Table 6. CURRENT LIMIT COUNTS AND TIMING

| Switching Frequency (kHz) | Counts (k) | Limiting Time (ms) |
| :---: | :---: | :---: |
| 100 | 5 | 25 |
| 250 | 5 | 10 |
| 500 | 5 | 5 |
| 1000 | 5 | 2.5 |



Figure 29. Current Limit Counting Scheme

## Short Circuit Protection

A sharp rise in the CS pin sensed current can occur in the primary side if a winding is shorted or a component is faulty. Short circuit protection is implemented using the SCP comparator; it terminates the drive pulse if the CS voltage exceeds the $\mathrm{V}_{\text {ILIM (SCP) }}$ threshold in ACF, DCM, and skip mode of operation after the $\mathrm{T}_{\mathrm{LEB}(\mathrm{SCP})}$ blanking time. The time $\mathrm{T}_{\mathrm{LEB}(\mathrm{SCP})}$ is shorter than the $\mathrm{T}_{\mathrm{LEB} \text { (OCP) }}$ by
approximately 50 ns to ensure a short circuit is properly identified. When the SCP comparator trips, a count is incremented and a counter tracks the number of SCP events. Once the number of consecutive SCP events crosses $\mathrm{N}_{\mathrm{SCP}}$ as defined in the electrical table, then the part latches or restarts according to the OTP bits programmed referred to as SCP reaction.

## OCP and SCP Level During Transition

The OCP and SCP have two discrete voltage trip levels at an operating point. In ACF mode, the current limit is modulated with frequency change. The NCP1568 ZVS frequency modulation scheme increases the frequency as the line voltage increases. The current limit must be decreased to compensate for the increased available output power when the voltage and frequency increases. The SCP and OCP levels described in the above section are steady state normal protections. When the system is transitioning from ACF operation to DCM operation or DCM operation to ACF
operation via the LEM process described in the corresponding sections, the current limits are changed. When the system is undergoing the transition, the OCP and SCP levels are increased from the $\mathrm{V}_{(\mathrm{OCP}) \text { _ACF_100100 }}$ ( 784 mV at low line) to the $\mathrm{V}_{\text {ILIM }}$ (OCP)_Trans 1.2 V and the $\mathrm{V}_{\text {ILIM(SCP) }} 1.2 \mathrm{~V}$ to $\mathrm{V}_{\text {ILIM(SCP)_Trans }} 1.4 \mathrm{~V}$. The current limit levels are increased on the rising edge of the first low side drive pulse of the transition and remain at that level for 1 ms after the transition process has completed, as shown in Figure 30.


Figure 30. OCP and SCP Timing

## HV Bias Cycle (HVBC)

When the IC is not switching and either waiting for restart or is latched, IC power is maintained to the part by sourcing $\mathrm{I}_{\text {start2 }}$ until the $\mathrm{V}_{\mathrm{CC}}$ pin is charged to the $\mathrm{V}_{\mathrm{CC}(\text { on })}$ threshold, at which time it will turn off. The part dissipates a small amount of power while waiting to take the next action discharging the $\mathrm{V}_{\mathrm{CC}}$ pin voltage until the $\mathrm{V}_{\mathrm{CC}(\text { off })}$ threshold is tripped. Once the VCC(off) threshold is tripped, the part will source $I_{\text {start2 }}$, charging the $\mathrm{V}_{\mathrm{CC}}$ capacitor. The charging and discharging of the $\mathrm{V}_{\mathrm{CC}}$ voltage, also referred to as HV Bias Cycle (HVBC), will continue until the HV pin's voltage is removed and the $\mathrm{V}_{\mathrm{CC}}$ voltage drops below $\mathrm{V}_{\mathrm{CC}(\text { reset) }}$, or $\mathrm{T}_{\text {auto_retry }}$ has expired.

## Auto Recovery and Latch

The auto recovery fault behavior is used to protect the end user from any abnormal conditions, to reduce power consumption during a fault condition, and to allow the adapter to recover quickly as soon as the issue has been resolved without the need to unplug and replug the power supply. If a fault occurs when the IC is configured to auto recovery, ADRV and LDRV are driven low and the part remains off for $\mathrm{T}_{\text {auto_retry }}$ time maintaining $\mathrm{V}_{\mathrm{CC}}$ voltage through the HVBC process. At the end of $\mathrm{T}_{\text {auto_retry }}$, the IC is allowed to restart via the soft start process once $\mathrm{V}_{\mathrm{CC}(\text { on })}$ is reached.


Figure 31. Fault Recovery Behavior

## Latching Fault Behavior

The purpose of a latch fault is to require user intervention to restore proper operation of the adapter or power supply. The user is expected to unplug and replug the adapter to enable the power supply to attempt regulation. If a fault occurs and the NCP1568 is configured to have a latch fault in ACF operation or DCM operation once the current clock cycle expires, both LDRV and ADRV are terminated. In skip
operation since there are no pulses, no pulses will be produced as a result of a latch fault. The part then monitors the line to determine when power has been removed and maintains $\mathrm{V}_{\mathrm{CC}}$ voltage by HVBC. When line voltage has been removed, the part will start X2 discharge (see the line removal section). When the FLT pin initiates a latch fault, the current draw of the IC is $\mathrm{I}_{\mathrm{CC1C}}$ (typically $220 \mu \mathrm{~A}$ ).


Figure 32. Fault Latched Behavior

## Thermal Shutdown

An internal thermal shutdown circuit monitors the junction temperature of the controller. The controller is disabled if the junction temperature exceeds the thermal shutdown threshold, $\mathrm{T}_{\text {SHDN }}$ (typically $150^{\circ} \mathrm{C}$ ). When a thermal shutdown fault is detected, the controller enters a
nonlatching fault mode and remains there until the junction temperature drops below $\mathrm{T}_{\text {SHDN }}$ by the thermal shutdown hysteresis, $\mathrm{T}_{\mathrm{SHDN}(\mathrm{HYS})}$, (typically $40^{\circ} \mathrm{C}$ ). The thermal shutdown is also cleared if $\mathrm{V}_{\mathrm{CC}}$ drops below $\mathrm{V}_{\mathrm{CC} \text { (reset) }}$, or a line removal fault is detected. A new power up sequence commences at the next $\mathrm{V}_{\mathrm{CC}(o n)}$.

TYPICAL CHARACTERISTICS


Figure 33. $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$ vs. Temperature


Figure 35. $\mathrm{I}_{\text {start } 1}$ vs. Temperature


Figure 37. Icc Discharge vs. Temperature


Figure 34. $\mathrm{V}_{\mathbf{C C}(\mathrm{off})}$ vs. Temperature


Figure 36. $\mathrm{I}_{\text {start2 }}$ vs. Temperature


Figure 38. $\mathrm{I}_{\mathrm{HV}(\text { off })}$ vs. Temperature

TYPICAL CHARACTERISTICS (Continued)


Figure 39. $\mathrm{I}_{\mathrm{SW}(\text { (off) })}$ vs. Temperature


Figure 41. $\mathrm{I}_{\mathrm{CC} 1}$ and $\mathrm{I}_{\mathrm{CC} 2}$ vs. Temperature


Figure 43. I $\mathbf{l C C 5}$ vs. Temperature


Figure 40. $\mathrm{I}_{\mathrm{SW}(\mathrm{on})} \mathrm{vs}$. Temperature


Figure 42. $\mathrm{I}_{\mathrm{CC} 3}$ and $\mathrm{I}_{\mathrm{CC} 4}$ vs. Temperature


Figure 44. $\mathrm{V}_{\mathrm{HV}(\text { Start })}$ and $\mathrm{V}_{\mathrm{HV}(\text { Stop })} \mathrm{vs}$.
Temperature

TYPICAL CHARACTERISTICS (Continued)


Figure 45. ATH 0-3 vs. Temperature


Figure 47. ATH 8-11 vs. Temperature


Figure 49. $I_{\text {DTH }}$ and $I_{\text {ATH }}$ vs. Temperature


Figure 46. ATH 4-7 vs. Temperature


Figure 48. ATH 12-14 vs. Temperature


Figure 50. $\mathrm{I}_{\text {FLT }}$ vs. Temperature

TYPICAL CHARACTERISTICS (Continued)


Figure 51. $\mathrm{F}_{\text {MIN }}$ vs. Temperature


Figure 53. Fosc_LL_ACF_UB1 vs. Temperature


Figure 55. TZVS_2 NCP1568B13A vs. Temperature


Figure 52. Fosc_LL_ACF_100 vs. Temperature


Figure 54. TZVS_2 NCP1568B13A vs. Temperature

$\mathrm{T}_{\mathrm{J}}$, JUNCTION TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )
Figure 56. $\mathrm{V}_{(\mathrm{OCP})}$ vs. Temperature

TYPICAL CHARACTERISTICS (Continued)


Figure 57. $\mathrm{V}_{\mathrm{FB}(\text { skip) }}$ vs. Temperature


Figure 58. $\mathrm{V}_{\text {FLT(OTP_in) }}$ vs. Temperature

PART NUMBER DECODING INFORMATION


## NCP1568

## PACKAGE DIMENSIONS

TSSOP16 MINUS PINS 2,3,14 \& 15
CASE 948BW
ISSUE O


NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.10 PER SIDE.
5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT BE IN 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

| DIM | MILLIMETERS |  |
| :--- | :--- | :---: |
|  | MIN. | MAX |
| A | --- | 1.20 |
| A1 | 0.05 | 0.15 |
| b | 0.19 | 0.30 |
| b1 | 0.19 | 0.25 |
| c | 0.09 | 0.20 |
| c1 | 0.09 | 0.16 |
| D | 4.90 | 5.10 |
| E | 6.40 |  |
| BSC |  |  |
| E1 | 4.30 | 4.50 |
| G | 0.65 BSC |  |
| L | 0.50 |  |
| M | 0.75 |  |
|  | $0^{\circ}$ |  |



RECOMMENDED MOUNTING FOOTPRINI



#### Abstract

ON Semiconductor and ONI are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

