# Linear Voltage Regulator 2 A Low Noise Very Low Dropout with Charge Pump

# Product Preview

# NCP59762

The NCP59762 is a 2 A, low noise, very low dropout linear regulator (VLDO) equipped with the NMOS pass transistor and internal charge pump (without external bias voltage).

The high output current capability with high accuracy, broad bandwidth high PSRR and low noise makes this VLDOs ideal for powering noise sensitive high speed communication devices, high end FPGAs, microprocessors, power demanding ADCs, DACs and RF components.

### **Features**

- High Output Current 2 A
- High Accuracy ±1% Including Line/Load Regulation and Temperature Variation
- Input Voltage Range: 1.1 V to 3.6 V
- Fixed and Adjustable Voltage Versions Available
- Output Voltage Range: 0.5 V to 2.0 V (both Fixed and Adjustable)
- Dropout Voltage: 45 mV typ. at 2 A
- Very Low Output Voltage Noise: 4.5 μV<sub>RMS</sub> typ. (10 Hz 100 kHz)
- Excellent Transient Response
- Low Quiescent Current Consumption: 1.1 mA typ.
- Programmable Soft Start
- Open Drain Power Good Output with Programmable Delay
- Stable with a 47 μF or Larger Ceramic Output Capacitor
- DFN-10 3.0 x 3.0 mm Package
- These are Pb-Free Devices

## **Typical Applications**

- High Speed Analog VCO, ADC, DAC
- FPGAs, DSPs, SerDes
- Imaging Sensors and ASICs
- Communications, Test, Measurement

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



## ON Semiconductor®

www.onsemi.com



DFN10 - 3 x 3 CASE 506EH

### **PIN ASSIGNMENT**



### MARKING DIAGRAM



59762P = Specific Device Code xxx = Output Voltage Version y = Output Discharge Version A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
■ Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 7 of this data sheet.



Figure 1. Typical Application Schematic (Fixed Voltage)



Figure 2. Typical Application Schematic (Adjustable Voltage)



Figure 3. Simplified Schematic Block Diagram

**Table 1. PIN FUNCTION DESCRIPTION** 

| Name                                       | DFN10 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN                                         | 1,2   | Input Voltage Supply pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CF                                         | 3     | Internal supply filtering Capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PG                                         | 4     | Power–Good (PG) is an open–drain, active–high output that indicates the status of $V_{OUT}$ . When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high–impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low–impedance state. A pull–up resistor from 10 k $\Omega$ to 1 M $\Omega$ should be connected from this pin to a supply up to 3.6 V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left floating if output monitoring is not necessary. |
| DELAY                                      | 5     | This pin is intended for adjusting the delay for signaling "V <sub>OUT</sub> is OK" according to the user application needs. Capacitor connected from this pin to GND with capacitance of 2.2 nF corresponds to 1 ms delay. The maximum delay applicable is 100 ms. If delay not necessary the DELAY pin can be left floating.                                                                                                                                                                                                      |
| EN                                         | 6     | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                            |
| NR/SS                                      | 7     | Noise–reduction and soft–start pin. Connecting an external capacitor between this pin and ground reduces reference voltage noise and also enables the soft–start function. Although not required, a 10 nF or larger capacitor is recommended to be connected from NR/SS to GND (as close to the pin as possible) to maximize ac performance.                                                                                                                                                                                        |
| SNS<br>(Fixed V <sub>OUT</sub> Device)     | 8     | Output voltage Sensing Input. Connect to Output voltage node on the PCB.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| FB<br>(Adjustable V <sub>OUT</sub> device) | 8     | This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                     |
| OUT                                        | 9,10  | Regulated output voltage. It is recommended that the output capacitor effective capacitance $\geq$ 47 $\mu$ F.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                                        | TAB   | Ground and Thermal Pad.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                                     | Symbol             | Value                                         | Unit |  |
|-----------------------------------------------|--------------------|-----------------------------------------------|------|--|
| Input Voltage Range (Note 1)                  | V <sub>IN</sub>    | -0.3 to +3.6                                  | V    |  |
| Enable Voltage Range                          | V <sub>EN</sub>    | -0.3 to +3.6                                  | V    |  |
| Power–Good Voltage Range                      | V <sub>PG</sub>    | -0.3 to +3.6                                  | V    |  |
| PG Sink Current                               | I <sub>PG</sub>    | 0 to +5.0                                     | mA   |  |
| NR/SS Pin Voltage Range                       | V <sub>NR/SS</sub> | Connecting to external voltage not allowed    | V    |  |
| CF Pin Voltage Range                          | V <sub>CF</sub>    | Connecting to external voltage not allowed    | V    |  |
| DELAY Pin Voltage Range                       | $V_{DELAY}$        | Connecting to external voltage not allowed    | V    |  |
| SNS Pin Voltage Range (Fixed Voltage Devices) | V <sub>SNS</sub>   | -0.3 to +3.6                                  | V    |  |
| FB Pin Voltage Range (Adjustable Devices)     | $V_{FB}$           | -0.3 to +3.6                                  | V    |  |
| Output Voltage Range                          | V <sub>OUT</sub>   | $-0.3$ to $(V_{IN} + 0.3) \le 3.6$            | V    |  |
| Maximum Output Current                        | I <sub>OUT</sub>   | Internally Limited                            |      |  |
| Output Short Circuit Duration                 |                    | Indefinite                                    |      |  |
| Continuous Total Power Dissipation            | $P_{D}$            | See Thermal Characteristics Table and Formula |      |  |
| Maximum Junction Temperature                  | $T_{JMAX}$         | +150                                          | °C   |  |
| Storage Junction Temperature Range            | T <sub>STG</sub>   | -55 to +150                                   | °C   |  |
| ESD Capability, Human Body Model (Note 2)     | ESD <sub>HBM</sub> | 2000                                          | V    |  |
| ESD Capability, Charged Device Model (Note 2) | ESD <sub>CDM</sub> | 750                                           | V    |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Refer to ELECTRICAL CHĂRACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- This device series incorporates ESD protection (except OUT pin) and is tested by the following methods: ESD Human Body Model tested per ANSI/ESDA/JEDEC JS-001, EIA/JESD22-A114 (AEC-Q100-002) ESD Charged Device Model tested per ANSI/ESDA/JEDEC JS-002, EIA/JESD22-C101 (AEC Q100-011D) Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

### Table 3. THERMAL CHARACTERISTICS (Note 3)

| Rating                                                 | Symbol               | Value | Unit |
|--------------------------------------------------------|----------------------|-------|------|
| Thermal Resistance, Junction-to-Ambient (Note 4)       | $R_{	heta JA}$       | 34    | °C/W |
| Thermal Resistance, Junction-to-Case (top)             | $R_{\theta JC(top)}$ | 19    | °C/W |
| Thermal Resistance, Junction-to-Case (bottom) (Note 5) | $R_{\theta JC(bot)}$ | 3.3   | °C/W |
| Thermal Resistance, Junction-to-Board                  | $R_{	heta JB}$       | 3.3   | °C/W |
| Characterization Parameter, Junction-to-Top            | ΨЈТ                  | 0.4   | °C/W |
| Characterization Parameter, Junction-to-Board          | ΨЈВ                  | 3.2   | °C/W |

- 3. Thermal data based on thermal simulation methodology specified in the JEDEC JESD51 series standards. The following assumptions are used in the simulations:
  - These data were generated with only a single device at the center of a high–K (2s2p) board with 3 in x 3 in copper area which follows the JEDEC51.7 guidelines. Top and bottom layer 2 oz. copper, inner planes 1 oz. copper.
- The GND pad connected to the PCB inner GND plane layer through a 2x3 thermal via array. All the vias are 0.3 mm diameter, plated.
- The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a high-K board, following the JEDEC51.7 guidelines with assumptions as above, in an environment described in JESD51-2a.
   The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the IC exposed pad. Test description can
- The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the IC exposed pad. Test description can be found in the ANSI SEMI standard G30–88.

Table 4. RECOMMENDED OPERATING CONDITIONS (Note 6)

| Rating               | Symbol           | Min | Max | Unit |
|----------------------|------------------|-----|-----|------|
| Input Voltage        | V <sub>IN</sub>  | 1.1 | 3.6 | V    |
| Output Voltage       | V <sub>OUT</sub> | 0.5 | 2.0 | V    |
| Power–Good Voltage   | $V_{PG}$         | 0   | 3.6 | V    |
| Enable Voltage Range | V <sub>EN</sub>  | 0   | 3.6 | V    |
| Junction Temperature | T <sub>J</sub>   | -40 | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

## **Table 5. ELECTRICAL CHARACTERISTICS**

At  $V_{IN}$  = 1.2 V or  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.4 V whichever is greater,  $V_{EN}$  = 1.1 V, FB/SNS connected to OUT,  $C_F$  = 10 nF,  $C_{NR/SS}$  = 100 nF,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 47  $\mu$ F,  $I_{OUT}$  = 50 mA,  $I_{OUT}$  = 40 °C to +125 °C, unless otherwise noted. Typical values are at  $I_{OUT}$  = 25 °C. (Note 7)

| Symbol                               | Parameter                                                      | Test Conditions                                                                   |                                                                    | Min                       | Тур                            | Max  | Unit  |
|--------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------|--------------------------------|------|-------|
| V <sub>UVLO-TH</sub>                 | Input voltage UVLO threshold                                   | V <sub>IN</sub> Rising                                                            |                                                                    | 0.9                       | 1.00                           | 1.09 | V     |
| V <sub>UVLO-HYS</sub>                | Input voltage UVLO hysteresis                                  | V <sub>IN</sub> Falling                                                           |                                                                    |                           | 0.17                           |      | V     |
| V <sub>OUT</sub>                     | Output voltage range (Notes 8, 9, 10, 11) (Adjustable devices) | $V_{IN} \ge 1.2$ V, $V_{IN} \ge (V_{OUT(SET)} + 0.4$ V), $I_{OUT} = 50$ mA to 2 A |                                                                    | V <sub>OUT</sub><br>(NOM) |                                | 2.0  | V     |
|                                      | Accuracy (Note 9, 10)                                          | $V_{IN} \ge 1.2 \text{ V}, V_{IN} \ge 0$<br>$I_{OUT} = 50 \text{ mA to } 2.7$     | V <sub>OUT(NOM)</sub> + 0.4 V),                                    | -1.0                      |                                | +1.0 | %     |
| ΔV <sub>OUT</sub> /ΔV <sub>IN</sub>  | Line regulation                                                | $V_{IN} \ge 1.2 \text{ V}, V_{IN} \ge (V_{IN} \ge 1.2 \text{ V})$                 | / <sub>OUT(NOM)</sub> + 0.4 V)                                     |                           | 0.2                            |      | mV/V  |
| V <sub>OUT</sub> /ΔI <sub>OUT</sub>  | Load regulation                                                | $0 \text{ mA} \le I_{OUT} \le 2 \text{ A}$                                        |                                                                    |                           | 0.01                           |      | %/A   |
| $V_{DO}$                             | IN-OUT dropout voltage (ADJ)                                   | $I_{OUT} = 2 A$ , $V_{FB} = 0$                                                    | V, V <sub>IN</sub> = 1.2 to 2.0 V                                  |                           | 45                             | 85   | mV    |
|                                      | IN-OUT dropout voltage (FIX)                                   | $I_{OUT} = 2 \text{ A}, V_{SNS} = V_{IN} \ge 1.2 \text{ V}$                       | $0 \text{ V}, \text{ V}_{\text{IN}} = \text{V}_{\text{OUT(NOM)}},$ |                           |                                |      |       |
| I <sub>CL</sub>                      | Output current limit                                           | V <sub>OUT</sub> ≥ 90% x V <sub>OU</sub> -                                        | Γ(ΝΟΜ)                                                             | 2.2                       | 3.0                            | 4.2  | Α     |
| IQ                                   | Quiescent current                                              | I <sub>OUT</sub> = 0 to 2 A                                                       |                                                                    |                           | 1.1                            | 1.8  | mA    |
| I <sub>SHDN</sub>                    | Shutdown supply current                                        | V <sub>EN</sub> ≤ 0.4 V                                                           |                                                                    |                           | 1                              | 15   | μΑ    |
| I <sub>SNS/FB</sub>                  | SNS/FB pin current                                             | V <sub>SNS/FB</sub> = V <sub>OUT</sub>                                            |                                                                    | -250                      | 10                             | 250  | nA    |
| PSRR                                 | Power supply rejection ratio                                   | I <sub>OUT</sub> = 1 A                                                            | 1 kHz                                                              |                           | 70                             |      | dB    |
|                                      |                                                                |                                                                                   | 10 kHz                                                             |                           | 50                             |      |       |
|                                      |                                                                |                                                                                   | 500 kHz                                                            |                           | 35                             |      |       |
| Noise                                | Output noise voltage (Fix devices)                             | 10 Hz to 100 kHz, I                                                               | <sub>OUT</sub> = 2 A                                               |                           | 4.5                            |      | μVrms |
|                                      | Output noise voltage<br>(Adjustable devices) (Note 11)         | 10 Hz to 100 kHz, I                                                               | <sub>OUT</sub> = 2 A                                               |                           | 5.0 x<br>V <sub>OUT(SET)</sub> |      | μVrms |
| dV <sub>OUT</sub> /dl <sub>OUT</sub> | Output voltage load transient response                         | $I_{OUT} = 50 \text{ mA to } 2 \text{ A}$                                         | λ at 1 A/μs                                                        |                           | ±17                            |      | mV    |
| t <sub>START</sub>                   | Minimum startup time                                           | I <sub>OUT</sub> = 2 A, C <sub>NR/SS</sub>                                        | = open                                                             |                           | 200                            |      | μs    |
| I <sub>SS</sub>                      | Soft-start charging current                                    | V <sub>NR/SS</sub> = 0 V                                                          | V <sub>OUT(NOM)</sub> ≤ 0.9 V                                      |                           | 6.0                            |      | μΑ    |
|                                      | (Fix Volt devices)                                             | V <sub>OUT(NOM)</sub> > 0.9 V                                                     |                                                                    |                           | 12.0                           |      |       |
|                                      | Soft-start charging current (Adjustable devices)               | V <sub>NR/SS</sub> = 0 V                                                          |                                                                    |                           | 6.0                            |      | μΑ    |
| V <sub>EN-HI</sub>                   | Enable input high level                                        |                                                                                   |                                                                    | 0.8                       |                                | 3.6  | V     |
| V <sub>EN-LO</sub>                   | Enable input low level                                         |                                                                                   |                                                                    | 0                         |                                | 0.4  | V     |
| V <sub>EN-HYS</sub>                  | Enable pin hysteresis                                          |                                                                                   |                                                                    |                           | 100                            |      | mV    |
| T <sub>EN-DGL</sub>                  | Enable pin deglitch time                                       |                                                                                   |                                                                    |                           | 20                             |      | μs    |
| I <sub>EN</sub>                      | Enable pin current                                             | V <sub>EN</sub> = 3.6 V falling                                                   |                                                                    |                           | 0.3                            | 1    | μΑ    |

## **Table 5. ELECTRICAL CHARACTERISTICS**

At  $V_{IN}$  = 1.2 V or  $V_{IN}$  =  $V_{OUT(NOM)}$  + 0.4 V whichever is greater,  $V_{EN}$  = 1.1 V, FB/SNS connected to OUT,  $C_F$  = 10 nF,  $C_{NR/SS}$  = 100 nF,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 47  $\mu$ F,  $I_{OUT}$  = 50 mA,  $I_{OUT}$  = 40 °C to +125 °C, unless otherwise noted. Typical values are at  $I_{OUT}$  = 425 °C. (Note 7)

| Symbol                 | Parameter                                          | Test Conditions                                                         | Min  | Тур  | Max  | Unit                   |
|------------------------|----------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------------------------|
| $V_{PG-TH}$            | PG trip threshold                                  | V <sub>OUT</sub> falling                                                | 86.5 | 90   | 93.5 | %V <sub>OUT(NOM)</sub> |
| V <sub>PG-HYS</sub>    | PG trip hysteresis                                 | V <sub>OUT</sub> rising                                                 |      | 3    |      | %V <sub>OUT(NOM)</sub> |
| V <sub>PG-LO</sub>     | PG output low voltage                              | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>PG-TH</sub> |      |      | 0.3  | V                      |
| I <sub>PG-LK</sub>     | PG leakage current                                 | $V_{PG}$ = 3.6 V, $V_{OUT}$ > $V_{PG-TH}$                               |      | 0.01 | 1    | μΑ                     |
| I <sub>DELAY</sub>     | DELAY pin charging current                         | V <sub>DELAY</sub> = 0 V                                                |      | 1.76 |      | μΑ                     |
| V <sub>DELAY-TH</sub>  | DELAY trip threshold                               | V <sub>DELAY</sub> rising                                               |      | 800  |      | mV                     |
| V <sub>DELAY-HYS</sub> | DELAY trip hysteresis                              | V <sub>DELAY</sub> falling                                              |      | 30   |      | mV                     |
| R <sub>AD</sub>        | Output Active Discharge Resistance (A-option only) | $V_{EN} = 0 \text{ V}, V_{IN} = 3.3 \text{ V}, V_{OUT} = 2.0 \text{ V}$ |      | 100  |      | Ω                      |
| TSD                    | Thermal shutdown temperature threshold high        | Temperature rising                                                      |      | 165  |      | °C                     |
|                        | Thermal shutdown temperature threshold low         | Temperature falling                                                     |      | 140  |      | 1                      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 7. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C.
- 8. For adjustable devices the V<sub>OUT(NOM)</sub> is the output voltage specified by OPN. It could be seen at the output pin when FB pin is connected to OUT pin directly (without resistor divider).
- 9. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible.
- 10. The device is not tested under conditions where the power dissipation is higher than the maximum rating of the package.
- 11. V<sub>OUT(SET)</sub> is the output voltage set by external resistor divider (adjustable version only). In case FB pin is shorted to OUT pin the V<sub>OUT(SET)</sub> = V<sub>OUT(NOM)</sub>.

## **APPLICATIONS INFORMATION**

Power–Good (PG) is an open–drain, active–high output that indicates the status of  $V_{OUT}$ . When  $V_{OUT}$  exceeds the PG trip threshold, the PG pin goes into a high–impedance state with user adjustable delay. This high–impedance state is signaling " $V_{OUT}$  is OK."

When  $V_{OUT}$  is below the PG trip threshold the pin is driven to a low-impedance state immediately. A pull-up resistor should be connected from this pin to a supply up to 3.6 V. The supply can be higher than the input voltage.

Alternatively, the PG pin can be left floating if output monitoring is not necessary.

DELAY pin is intended for adjusting the delay for signaling " $V_{OUT}$  is OK" according the user application needs. Capacitor connected from this pin to GND with capacitance of 2.2 nF corresponds to 1 ms delay. The maximum delay applicable is 100 ms. If delay not necessary the DELAY pin can be left floating.

### **ORDERING INFORMATION**

| Device              | ADJ / FIX version | Output Voltage<br>V <sub>OUT(NOM)</sub> | Output Discharge Version | Marking        | Package   | Shipping <sup>†</sup> |
|---------------------|-------------------|-----------------------------------------|--------------------------|----------------|-----------|-----------------------|
| NCP59762AMN100TBG   | FIX               | 1.0 V                                   | Output Active Discharge  | 59762<br>P100A |           |                       |
| NCP59762BMN100TBG   | FIX               | 1.0 V                                   | Non – Active Discharge   | 59762<br>P100B |           |                       |
| NCP59762AMN05ADJTBG | ADJ               | 0.5 V                                   | Output Active Discharge  | 59762<br>P050A | DFN10     | 3000                  |
| NCP59762BMN05ADJTBG | ADJ               | 0.5 V                                   | Non – Active Discharge   | 59762<br>P050B | (Pb-Free) | Tape & Reel           |
| NCP59762AMN08ADJTBG | ADJ               | 0.8 V                                   | Output Active Discharge  | 59762<br>P080A |           |                       |
| NCP59762BMN08ADJTBG | ADJ               | 0.8 V                                   | Non – Active Discharge   | 59762<br>P080B |           |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



0.05 C

BOTTOM VIEW

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION & APPLIES TO PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP.
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |          |      |  |  |
|-----|-------------|----------|------|--|--|
| DIM | MIN.        | N□M.     | MAX. |  |  |
| Α   | 0.80        | 0.90     | 1.00 |  |  |
| A1  |             |          | 0.05 |  |  |
| A3  | (           | 0.20 REF | -    |  |  |
| b   | 0.20        | 0.25     | 0.30 |  |  |
| D   | 2.90        | 3.00     | 3.10 |  |  |
| D2  | 2.40        | 2.50     | 2.60 |  |  |
| E   | 2.90        | 3.00     | 3.10 |  |  |
| E2  | 1.70        | 1.80     | 1.90 |  |  |
| е   | 0.50 BSC    |          |      |  |  |
| К   | 0.20 REF    |          |      |  |  |
| L   | 0.30        | 0.40     | 0.50 |  |  |
| L1  | 0.10        |          |      |  |  |



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative