# Synchronous Buck Controller with 2-Bit VID Inputs to Select Among User Programmable Output Voltages

# NCP81269

NCP81269 is a synchronous buck controller that is optimized for converting the battery voltage or adaptor voltage into power supply rails required in notebook and desktop system. NCP81269 is designed for applications requiring dynamically selected slew—rate controlled output voltages. The soft—start is programmed by a single capacitor. Voltage identification logic—inputs select among 0 V and three other voltages which are programmed via external resistors. NCP81269 supports high efficiency, fast transient response and provides power good signal. ON Semiconductor proprietary adaptive—ripple control enables seamless transition from CCM to DCM, where converter runs at reduced switching frequency with much higher efficiency. The part operates with input voltage ranging from 3.3 V to 24 V. NCP81269 is available in a 20—pin 3 mm x 3 mm QFN package.

#### **Features**

- Wide Input Voltage Range: from 3.3 V to 24 V
- Three Selectable Fixed Frequency 300 kHz, 400 kHz or 600 kHz
- 2-Bit VID Selects Among 0 V and Three User Programmed Voltages
- ±1.0% System Accuracy
- Differential Remote Output Voltage Sensing
- Soft Transient Control Reduces Inrush Current and Audio Noise
- Build-in Power-Good Masking Supports Voltage Identification (VID) On-The-Fly Transients
- Simple Resistor Programming Voltage Levels
- Programmable Soft-Start through a Single Capacitor
- User Programmable Load Line Option
- Automatic Power–Saving Mode
- Input Supply Voltage Feed Forward Control
- Resistive or Lossless Inductor's DCR Current Sensing
- Over-Temperature Protection
- Built-in Adaptive Gate Drivers
- Output Discharge Operation
- Built-in Over-Voltage, Under-Voltage and Over-Current Protection and Power Good Output
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- Notebooks, Desktops & Servers
- I/O Supplies
- System Power Supplies
- Graphic Cards



#### ON Semiconductor®

www.onsemi.com



#### 20 PIN QFN, 3x3 MN SUFFIX CASE 485BC



**MARKING** 

81269 = Specific Device Code A = Assembly Location

L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NCP81269MNTXG | QFN20<br>(Pb-Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Block Diagram

# **Table 1. PIN DESCRIPTIONS**

| Pin<br>No. | Symbol  | Description                                                                                                                                                                           |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | EN      | Logic control for enabling the switcher. Applying greater than 1.4 V will turn on the part. Connect to GND to disable.                                                                |
| 2          | VCC     | Supply for analog circuit.                                                                                                                                                            |
| 3          | VID0    | Logic input for reference voltage selector. Use in conjunction with the VID1 pin to select among four set–point reference voltages.                                                   |
| 4          | VID1    | Logic input for reference voltage selector. Use in conjunction with the VID0 pin to select among four set–point reference voltages.                                                   |
| 5          | VDRP    | Reserved for loadline programming. A resistor between VDRP and FB pins programs output voltage loadline.                                                                              |
| 6          | V2      | Voltage set–point programming resistor input.                                                                                                                                         |
| 7          | V1      | Voltage set–point programming resistor input.                                                                                                                                         |
| 8          | VREF    | Soft-start programming capacitor input. Set-point reference voltage programming resistor input. Connects internally to the inverting input of the VSET voltage set-point amplifier.   |
| 9          | PG      | Power good indicator of the output voltage. Open-drain output.                                                                                                                        |
| 10         | PGND    | Ground reference and high-current return path for the bottom gate driver.                                                                                                             |
| 11         | GL/FSET | Gate driver output of bottom N-channel MOSFET. And it is also used to set up switching frequency by connecting a resistor from this pin to ground.                                    |
| 12         | VCCP    | Power supply for MOSFET gate drive                                                                                                                                                    |
| 13         | SWN     | Switch node between the top MOSFET and bottom MOSFET.                                                                                                                                 |
| 14         | GH      | Gate driver output of the top N-channel MOSFET.                                                                                                                                       |
| 15         | BST     | Top gate driver input supply, a bootstrap capacitor connection between SWN and this pin.                                                                                              |
| 16         | CSP     | Inductor current differential sense non-inverting input.                                                                                                                              |
| 17         | CSN     | Inductor current differential sense inverting input. It also discharges VOUT during soft-stop.                                                                                        |
| 18         | FBRTN   | Feedback Return Input/Output. This pin remotely senses the output voltage. It is also used as the ground return for the VID reference voltage and the voltage error amplifier blocks. |
| 19         | FB      | Output voltage feed back.                                                                                                                                                             |
| 20         | COMP    | Output of the error amplifier.                                                                                                                                                        |
|            | AGND    | Analog ground. Bottom thermal pad.                                                                                                                                                    |



Figure 2. Application Circuit

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Rating                                                                                                         | Value                                  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------|
| VCC to AGND                                                                                                    | -0.3 V (DC) to 6.5 V                   |
| FBRTN, PGND                                                                                                    | -0.3 V to +0.3 V                       |
| SWN to PGND                                                                                                    | −5.0 V to 30 V, −10.0 V for T < 100 ns |
| BST to GND                                                                                                     | -0.3 V to 34 V                         |
| BST to SWN, BST to GH, VCCP to PGND                                                                            | -0.3 V to 6.5 V                        |
| GL to PGND                                                                                                     | -0.3 V to Min (VCCP + 0.3 V, 6.5 V)    |
| GH to SWN                                                                                                      | -0.3 V to BST + 0.3 V                  |
| All other pins                                                                                                 | -0.3 V to Min (VCC + 0.3 V, 6.5 V)     |
| Operating Temperature Range, T <sub>A</sub>                                                                    | -40°C to +125°C                        |
| Junction Temperature, T <sub>J</sub>                                                                           | -40°C to +125°C                        |
| Storage Temperature Range, T <sub>S</sub>                                                                      | −55°C to +150°C                        |
| Package Characteristic Thermal Resistance from Junction–to–Ambient (T <sub>A</sub> = +25°C), R <sub>thja</sub> | 35 °C/W (Note 1)                       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

<sup>1.</sup> This data is for solder on 4-layer board with 2 oz. copper.

Table 3. ELECTRICAL CHARACTERISTICS $(V_{CC} = V_{CCP} = 5.0 \text{ V}, V_{out} = 1.0 \text{ V}, T_A = +25^{\circ}\text{C} \text{ for typical value}; -40^{\circ}\text{C} < T_A = T_J < 125^{\circ}\text{C for min/max values unless noted otherwise})$ 

| Parameter                                                | Symbol                 | Test Conditions                                                            | Min   | Тур  | Max   | Units |
|----------------------------------------------------------|------------------------|----------------------------------------------------------------------------|-------|------|-------|-------|
| POWER SUPPLY                                             |                        |                                                                            |       |      |       |       |
| VCC Operation Voltage                                    | $V_{CC}$               |                                                                            | 4.5   | 5    | 5.5   | V     |
| VCCP Operation Voltage                                   | V <sub>CCP</sub>       |                                                                            | 4.5   | 5    | 5.5   | V     |
| VOLTAGE MONITORING & PROTECTION                          | N .                    |                                                                            |       | -    | •     |       |
| VCC Start Threshold                                      |                        |                                                                            | 3.9   | 4.2  | 4.45  | V     |
| VCC UVLO Hysteresis                                      |                        |                                                                            | 320   | 365  | 420   | mV    |
| Power Good Low Voltage                                   |                        | I <sub>PG(sink)</sub> = 4 mA                                               |       | 230  | 340   | mV    |
| Power Good High Leakage Current                          |                        |                                                                            |       |      | 1.0   | μΑ    |
| Power Good Startup Delay (Note 2)                        |                        | Measure from SSEND to PG pos edge                                          |       | 3.8  |       | ms    |
| Power Good Propagation Delay                             |                        | Delay for power good in                                                    |       | 3.4  |       | ms    |
|                                                          |                        | Delay for power good out                                                   |       | 0.35 |       | μs    |
| Power Good Threshold                                     |                        | Power Good in from high                                                    | 105   | 110  | 115   | %     |
|                                                          |                        | Power Good in from low                                                     | 91    | 95   | 99    | %     |
|                                                          |                        | PG hysteresis                                                              |       | 15   |       | %     |
| Power Good Masking Time                                  |                        | Triggered by any VID Change                                                |       | 425  |       | μS    |
| FB Overvoltage Threshold                                 | V <sub>OVFB</sub> -VID | Relative to nominal VID Voltage                                            | 250   | 300  | 350   | mV    |
| Overvoltage Propagation Delay                            |                        |                                                                            |       | 2.0  |       | μS    |
| FB Over Voltage Threshold During Soft–<br>Start (Note 2) |                        |                                                                            |       | 2.0  |       | V     |
| FB Under-Voltage Trip Threshold                          | V <sub>UVFB</sub> -VID | Relative to nominal VID Voltage                                            | -360  | -300 | -240  | mV    |
| Undervoltage Protection Blanking Time                    |                        |                                                                            |       | 3    |       | μs    |
| SUPPLY CURRENT                                           |                        |                                                                            |       |      |       |       |
| VCC Quiescent Current                                    | I <sub>VCC</sub>       | V <sub>FB</sub> = 1.5 V, EN = 5.0<br>(No Switching),<br>GH and GL are open |       | 4.0  | 5.5   | mA    |
| VCC Quiescent Current at zero VID                        | I <sub>VCC_00</sub>    | EN = 5 V, VID0 = VID1 = 0 V                                                |       | 520  | 800   | μΑ    |
| VCC Shutdown Supply Current                              | I <sub>VCC_SD</sub>    | EN = 0 V                                                                   |       |      | 3.4   | μΑ    |
| VCCP Quiescent Current                                   | I <sub>VCCP</sub>      | V <sub>FB</sub> = 1.5 V, EN = 5.0<br>(No Switching),<br>GH and GL are open |       |      | 0.3   | mA    |
| VCCP Quiescent Current at zero VID                       | I <sub>VCCP_00</sub>   | EN = 5 V, VID0 = VID1 = 0 V                                                |       | 0.5  | 1     | μΑ    |
| VCCP Shutdown Supply Current                             | I <sub>VCCP_SD</sub>   | EN = 0 V                                                                   |       |      | 0.3   | μΑ    |
| BST Quiescent Current                                    | I <sub>BST</sub>       | V <sub>FB</sub> = 1.5 V, EN = 5.0<br>(No Switching),<br>GH and GL are open |       |      | 0.33  | mA    |
| BST Shutdown Supply Current                              | I <sub>BST_SD</sub>    | EN = 0, BST = 5 V, SWN = 0                                                 |       |      | 1     | μΑ    |
| FEEDBACK VOLTAGE                                         |                        |                                                                            |       |      |       |       |
| Reference Voltage                                        | $V_{REF}$              |                                                                            |       | 0.65 |       | V     |
| System Accuracy                                          |                        | VID0 = VID1 = High,<br>PWM in CCM mode,<br>-40°C < T <sub>A</sub> < 100°C  | -1.0  |      | +1.0  | %     |
|                                                          |                        | T <sub>A</sub> = 25°C                                                      | -0.35 |      | +0.35 | %     |
| Feedback Voltage Line Regulation                         |                        | Vcc = 4.5 V ~ 5.5 V                                                        |       |      | 0.8   | %/V   |

2. Guaranteed by characterization or design, not production tested

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \\ (V_{CC} = V_{CCP} = 5.0 \text{ V}, V_{out} = 1.0 \text{ V}, T_A = +25^{\circ}\text{C for typical value}; -40^{\circ}\text{C} < T_A = T_J < 125^{\circ}\text{C for min/max values unless noted otherwise})$ 

| Parameter                                      | Symbol              | Test Conditions                                                                   | Min  | Тур             | Max  | Units |
|------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|------|-----------------|------|-------|
| VOLTAGE ERROR AMPLIFIER                        |                     |                                                                                   |      |                 | •    |       |
| Open Loop DC Gain (Note 2)                     |                     |                                                                                   | 80   |                 |      | dB    |
| Open Loop Unity Gain Bandwidth (Note 2)        | F <sub>0dB,EA</sub> |                                                                                   |      | 20              |      | MHz   |
| FB Input Voltage Range (Note 2)                |                     |                                                                                   | 0    |                 | 2.0  | V     |
| FB Bias Current (Note 2)                       |                     | Relative to CSN = VID                                                             | -1   |                 | 1    | μΑ    |
| Slew Rate (Note 2)                             |                     | COMP pin to GND = 10 pF                                                           |      | 10              |      | V/µs  |
| Maximum Output Voltage                         |                     | 10 mV of overdrive,<br>I <sub>SOURCE</sub> = 2.0 mA                               |      | V <sub>CC</sub> |      |       |
| Minimum Output Voltage                         |                     | 10 mV of overdrive,<br>I <sub>SINK</sub> = 2.0 mA                                 |      | 0.2             | 0.3  | V     |
| Output Source Current                          |                     | 10 mV of overdrive, V <sub>out</sub> = 3.5 V                                      | 2    |                 |      | mA    |
| Output Sink Current                            |                     | 10 mV of overdrive, V <sub>out</sub> = 1.0 V                                      | 2    |                 |      | mA    |
| DIFFERENTIAL CURRENT SENSE AMPL                | IFIER               |                                                                                   |      |                 | •    |       |
| CSP and CSN Common–mode Input<br>Voltage Range |                     | Refer to AGND                                                                     | -0.2 |                 | 2.0  | V     |
| Differential Input Voltage Range               |                     |                                                                                   | -30  |                 | 30   | mV    |
| OVER CURRENT PROTECTION                        |                     |                                                                                   |      |                 |      |       |
| OCP Threshold                                  |                     | V(CSP)-V(CSN),<br>Vo = 0.5 V ~ 1.5 V                                              | 25   | 30              | 35   | mV    |
| LOADLINE                                       |                     |                                                                                   |      |                 | •    |       |
| Loadline Signal Amplification                  |                     | (V <sub>VDRP</sub> - V <sub>VREF</sub> ) / (V <sub>CSP</sub> - V <sub>CSN</sub> ) |      | 6               |      | -     |
| 2_BITS VID                                     |                     | •                                                                                 |      |                 |      |       |
| VID0, VID1 High Threshold Voltage              |                     |                                                                                   | 0.65 |                 |      | V     |
| VID0, VID1 Low Threshold Voltage               |                     |                                                                                   |      |                 | 0.34 | V     |
| VID0, VID1 Input Bias Current                  |                     | VID = 0 V                                                                         |      | 1               |      | nA    |
| VID0, VID1 Pull Down Current                   |                     |                                                                                   |      | 2.5             |      | μΑ    |
| VID Delay time (Note 2)                        |                     | Any VID edge to 10% of FB change                                                  | 200  |                 |      | ns    |
| EN                                             |                     |                                                                                   |      |                 |      |       |
| EN High Threshold Voltage                      |                     |                                                                                   | 1.4  |                 |      | V     |
| EN Low Threshold Voltage                       |                     |                                                                                   |      |                 | 0.4  | V     |
| EN Input Bias Current                          | I <sub>EN</sub>     | EN = 5 V                                                                          |      |                 | 1.0  | μΑ    |
| EN Input Voltage                               |                     |                                                                                   |      |                 | 5.5  | V     |
| PWM                                            |                     |                                                                                   |      |                 |      |       |
| Minimum Controllable ON Time (Note 2)          |                     |                                                                                   |      | 35              |      | ns    |
| Minimum OFF Time (Note 2)                      |                     |                                                                                   | 300  | 400             | 500  | ns    |
| PWM Ramp Amplitude (Note 2)                    |                     | V <sub>IN</sub> = 5 V                                                             |      | 1.25            |      | V     |
|                                                |                     | V <sub>IN</sub> = 12 V                                                            |      | 3               |      | V     |

<sup>2.</sup> Guaranteed by characterization or design, not production tested

 $\textbf{Table 3. ELECTRICAL CHARACTERISTICS} \\ (V_{CC} = V_{CCP} = 5.0 \text{ V}, V_{out} = 1.0 \text{ V}, T_A = +25^{\circ}\text{C for typical value}; -40^{\circ}\text{C} < T_A = T_J < 125^{\circ}\text{C for min/max values unless noted otherwise})$ 

| Parameter                                                 | Symbol                | Test Conditions                                                                | Min | Тур | Max | Units |
|-----------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|
| INTERNAL BST DIODE                                        |                       |                                                                                | •   | •   |     | •     |
| Forward Voltage Drop                                      |                       | $I_F = 10 \text{ mA}, T_A = 25^{\circ}\text{C}$                                |     | 0.5 |     | V     |
| Forward Voltage Drop                                      |                       | $I_F = 100 \mu A, T_A = 25^{\circ}C$                                           |     | 0.3 |     | V     |
| Reverse-bias Leakage Current                              |                       | $V_{BST} = 34 \text{ V}, V_{SW} = 28 \text{ V},$<br>$T_A = 25^{\circ}\text{C}$ |     | 0.1 | 1   | μΑ    |
| SOFT STOP                                                 |                       |                                                                                | •   |     | -   |       |
| Output Discharge On–Resistance                            |                       | EN = 0, V <sub>out</sub> = 0.65 V                                              |     | 14  | 30  | Ω     |
| SOFT START                                                |                       |                                                                                |     |     |     |       |
| Soft Start Current                                        | ISA1                  |                                                                                |     | 20  |     | μΑ    |
| SOFT TRANSIENT                                            |                       |                                                                                |     |     |     |       |
| Soft Transient Source Current out of V <sub>REF</sub> pin | ISA2+                 | V <sub>REF</sub> = 0.5 V                                                       | 75  | 83  | 90  | μΑ    |
| Soft Transient Sink Current into V <sub>REF</sub> pin     | ISA2-                 | V <sub>REF</sub> = 2 V                                                         | 60  | 80  | 105 | μΑ    |
| OSCILLATOR AND FREQUENCY DETEC                            | TION                  |                                                                                | •   |     | -   |       |
| Oscillator Freq.                                          | Fsw                   | R <sub>set</sub> = 2K                                                          | 270 | 300 | 330 | KHz   |
| Oscillator Freq. Accuracy                                 |                       |                                                                                |     |     | ±10 | %     |
| Oscillator Freq. Detection Current                        | I <sub>FDECT</sub>    |                                                                                |     | 50  |     | μΑ    |
| Oscillator Freq. Detection Time                           | t <sub>FDECT</sub>    |                                                                                |     | 200 |     | μS    |
| Freq. Dect Threshold 300 kHz (Note 2)                     | V <sub>FD300kHz</sub> |                                                                                |     |     | 150 | mV    |
| Freq. Dect Threshold 400 kHz (Note 2)                     | V <sub>FD400kHz</sub> |                                                                                | 250 |     | 350 | mV    |
| Freq. Dect Threshold 600 kHz (Note 2)                     | V <sub>FD600kHz</sub> |                                                                                | 450 |     |     | mV    |
| GATE DRIVER                                               |                       |                                                                                |     |     |     |       |
| GH Pull-High Resistance                                   | RH_GH                 | Source, V(BST-GH) = 0.1                                                        |     | 1.3 | 2.2 | Ω     |
| GH Pull-Low Resistance                                    | RL_GH                 | Sink, V(GH-SWN) = 0.1 V                                                        |     | 1.1 | 1.5 | Ω     |
| GL Pull-High Resistance                                   | RH_GL                 | Source, V(VCC-GL) = 0.1 V                                                      |     | 1.1 | 2.2 | Ω     |
| GL Pull-Low Resistance                                    | RL_GL                 | Sink, V(GL-PGND) = 0.1 V                                                       |     | 0.5 | 0.9 | Ω     |
| GH Source Current (Note 2)                                |                       |                                                                                |     | 2   |     | Α     |
| GH Sink Current (Note 2)                                  |                       |                                                                                |     | 2   |     | Α     |
| GL Source Current (Note 2)                                |                       |                                                                                |     | 2   |     | Α     |
| GL Sink Current (Note 2)                                  |                       |                                                                                |     | 4   |     | А     |
| Dead Time                                                 |                       | GL off to GH on                                                                | 8   | 20  | 30  | ns    |
|                                                           |                       | GH off to GL on                                                                | 9   | 20  | 30  |       |
| THERMAL SHUTDOWN                                          |                       |                                                                                |     |     |     |       |
| Thermal Shutdown Threshold (Note 2)                       |                       |                                                                                |     | 150 |     | °C    |
| Thermal Shutdown Hysteresis (Note 2)                      |                       |                                                                                |     | 25  |     | °C    |

<sup>2.</sup> Guaranteed by characterization or design, not production tested

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **DETAILED DESCRIPTION**

#### Overview

NCP81269 is designed for applications requiring dynamically selected slew-rate controlled output voltages. It provides a synchronous PWM controller that incorporates all the control and protection circuitry necessary to satisfy a wide range of applications. The NCP81269 PWM controller employs adaptive ripple control to provide seamless transition between CCM and DCM while maintain high efficiency during light load. It also provides fast transient response and excellent stability. The features of the NCP81269 include a 2 bits VID selectable and external programmable reference, fixed three preset switching frequency, an error amplifier, adaptive gate driver, programmable soft-start, and very low shutdown current. The protection features of the NCP81269 include over-current protection, power good monitor, over voltage and under voltage protection, built in output discharge and thermal shutdown.

#### **Reference Voltage Programming**

The NCP81269 incorporates 2-bits VID, which selects four user-programmed reference voltages that reflect on Vref pin. NCP81269 measures VFB and VREF pin voltage relative to FBRTN pin. An internal reference that allows output voltages as low as 0.65 V. The tolerance of the internal reference is guaranteed over the entire operating temperature range of the controller. The reference voltage is trimmed using a test configuration that accounts for error amplifier offset and bias currents. The VID truth tables for each part are listed below.

Table 4. NCP81269 VID TRUTH TABLE

| VID STATE |      | RESULTS |                  |                   |
|-----------|------|---------|------------------|-------------------|
| VID1      | VID0 | CLOSE   | V <sub>OUT</sub> |                   |
| 0         | 0    |         | 0 V              | 0 V               |
| 0         | 1    | SW0     | Vset0            | V <sub>OUT1</sub> |
| 1         | 0    | SW1     | Vset1            | V <sub>OUT2</sub> |
| 1         | 1    | SW2     | Vset2            | V <sub>OUT3</sub> |



#### **External Reference Voltage and Output Voltage Setting**

Vset0, Vset1, Vset2 and Vset3 can be calculated based on the following equations:

$$\begin{split} &V_{set0} = V_{INREF} \\ &V_{set1} = V_{INREF} \cdot \left(1 + \frac{R_3}{R_4 + R_5}\right) \\ &V_{set2} = V_{INREF} \cdot \left(1 + \frac{R_3 + R_4}{R_5}\right) \\ ⩓ \ V_{set2} > V_{set1} > V_{set0} \end{split}$$

Vset0, Vset1 and Vset2 are in the range of  $0.65~V\sim1.5~V$ . If the required output voltage is higher than  $0.65~V\sim1.5~V$ , a feedback voltage divider (a resistor R2 is added from FB pin to FBRTN) can be used to boost the output voltage up. So the output voltage can be calculated based on the following equations:

$$\begin{aligned} & V_{OUT1} = V_{set0} \cdot \left(1 + \frac{R_1}{R_2}\right) \\ & V_{OUT2} = V_{set1} \cdot \left(1 + \frac{R_1}{R_2}\right) \\ & V_{OUT3} = V_{set2} \cdot \left(1 + \frac{R_1}{R_2}\right) \\ & And V_{OUT3} > V_{OUT2} > V_{OUT1} \end{aligned}$$

# **Differential Sensing of Output Voltage**

The NCP81269 combines differential sensing with a high accuracy VID DAC, referenced by a precision band gap source and a low offset error amplifier, to provide accurate output voltage. The output voltage is sensed between the FB and FBRTN pins. FB should be connected through a resistor to the positive regulation point. FBRTN should be connected directly to the negative remote sensing point.

#### External Soft-Start and VID Change Slew Rate

To limit the start—up inrush current, a capacitor can be connected from Vref pin to ground to ramp up reference voltage slowly. During this period, the set amplifier output  $20~\mu A$  current to charge capacitor  $C_{SS}$ . The soft start period can be calculated by the following equation:

$$t_{SS} = -R_A \cdot C_{SS} \cdot LN \bigg( 1 - \frac{V_O}{I_{SA1} \cdot R_A} \bigg)$$

Where:

- RA is the sum of the series resistors from VREF to ground. R<sub>A</sub> = R<sub>3</sub> + R<sub>4</sub> + R<sub>5</sub>
- I<sub>SA1</sub> is soft start current 20 μA.
- Vo is the initial output voltage set by VID

The output current of the set amplifier will change to  $+83 \mu A /-80 \mu A$  after soft start period. So during voltage steps due to VID bit change, the slew rate of output voltage can be calculated as follows:

$$t_{SL} = -R_A \cdot C_{SS} \cdot LN \left( 1 - \frac{V_{O2} - V_{O1}}{I_{SA2} \cdot R_A} \right)$$

Where:

- I<sub>SA2</sub> is the source/sink current limit of set amplifier during VID changing, which is 83/80 μA.
- VO1 and VO2 are the voltages selected by VID inputs Since the CSS capacitance programs the VOUT slew rate during VID transient, please use a high tolerance type MLCC, such as X7R or NPO.

#### **Output Decay to Zero**

When both VID0 and VID1 pins input signals are changed to low, the NCP81269 decays the output voltage toward zero. Both GH and GL outputs are low, so that output voltage is discharged by load current.

#### Oscillator Frequency and Its Detection

A fixed precision oscillator is provided. The actual switching frequency is set at 300 KHz, 400 KHz or 600 KHz by the resistor on GL/FSET pin. The resistor and frequency can be referred to in the table below.

| GL/FSET Resistor    | 2K      | 6K      | 15K     |
|---------------------|---------|---------|---------|
| Switching Frequency | 300 KHz | 400 KHz | 600 KHz |

The recommended GL/FSET resistors above work with low–side MOSFETs whose total gate capacitance is 10 nF or less. For low–side MOSFETs whose total gate capacitance is over 10 nF, user needs to know the frequency detection details below.

After the NCP81269 is enabled, but before the soft–start ramp up, the oscillator frequency is detected on the GL/FSET pin. A 50  $\mu A$  current  $I_{FDECT}$  is sourced out of the GL/FSET pin, and at the end of 200  $\mu S$  detection time  $T_{FDECT}$ , the voltage on the GL/FSET is measured. Comparing the measured GL/FSET pin voltage against the frequency detection thresholds  $V_{FD300kHz}$  and  $V_{FD400kHz}$  and  $V_{FD600kHz}$ , the NCP81269 sets switching frequency

300 kHz, 400 kHz and 600 kHz respectively. When low–side MOSFET has more than 10 nF gate capacitance, it takes a relatively long time for the  $50 \mu A I_{FDECT}$  current to charge up the GL/FSET pin. Therefore, the user needs to factor in the rising time of GL/FSET voltage, and make sure GL/FSET pin voltage rises into the desired frequency detection voltage range within  $200 \mu s$ .

#### **Error Amplifier**

The error amplifier's primary function is to regulate the converter's output voltage, as shown in the Applications Schematic. A type III compensation network must be connected around the error amplifier to stabilize the converter. It has a bandwidth of greater than 15 MHz, with open loop gain of at least 80 dB. The COMP output voltage is clamped to a level above the oscillator ramp in order to improve large—scale transient response.

#### **Soft Stop**

Soft–Stop or discharge mode is always on during faults or disable. In this mode, a fault (UVP, OVP, OCP, TSD) or disable (EN) causes the output to be discharged through an internal 20–ohm transistor inside of the CSN Pin. The time constant of soft–stop is a function of output capacitance and the resistance of the discharge transistor.

#### **Adaptive Non-Overlap Gate Driver**

In a synchronous buck converter, a certain dead time is required between the low side drive signal and high side drive signal to avoid shoot through. During the dead time, the body diode of the low side FET free-wheels the current. The body diode has much higher voltage drop than that of the MOSFET, which reduces the efficiency significantly. The longer the body diode conducts, the lower the efficiency. NCP81269 implements adaptive dead time control to minimize the dead time, as well as preventing shoot through from happening.

#### **Automatic Power Saving Mode**

If the load current decreases, the converter will enter power save mode operation. During power save mode, the converter skips switching and operates with reduced frequency, which minimizes the quiescent current and maintains high efficiency.

# **EN Pin Input Signal**

When the EN pin voltage goes beyond VCC pin voltage, the NCP81269 may enter into test mode, which is reserved for factory usage, but not for customer application. Therefore, please always keep EN pin voltage below VCC pin voltage, such as using 3.3 V digital signal, or having resistor divider down from VCC pin voltage, or down from a 5.0 V digital signal.

#### **PROTECTIONS**

#### **Under Voltage Lockout (UVLO)**

There is under-voltage lock out protections (UVLO) for VCC in NCP81269, which has a typical trip threshold

voltage 4.2 V and trip hysteresis 300 mV. If UVLO is triggered, the device resets and waits for the voltage to rise up over the threshold voltage and restart the part. Please note this protection function DOES NOT trigger the fault counter to latch off the part.

#### **Over Voltage Protection (OVP)**

When VFB voltage is 300 mV (typical) above  $V_{REF}$  voltage for over  $2\mu s$  blanking time, an OV fault is set. At that moment, the top gate driver is turned off and the bottom gate driver is turned on trying to discharge the output. The bottom gate driver will be turned off when VFB drops below under voltage threshold. EN resets or power recycle the device can exit the fault. OVP is disabled during VID changes and when  $V_{OUT}=0$  V.

## **Under Voltage Protection (UVP)**

An UVP circuit monitors the VFB voltage to detect under voltage event. The under voltage limit is 300 mV (typical) below  $V_{REF}$  voltage. If the VFB voltage is below this threshold over 3.3  $\mu s$ , an UV fault is set and the device is latched off such that both top and bottom gate drives are off. EN resets or power recycle the device can exit the fault. UVP is delayed for soft start after EN goes high. UVP is disabled during VID changes and when  $V_{OUT} = 0$  V.

## **Power Good Monitor (PG)**

NCP81269 provides window comparator to monitor the FB voltage. The target voltage window and transition delay times of the PGOOD comparator are  $\pm 5\%$  (typ.) and 3.3–ms delay for assertion (low to high), and  $\pm 10\%$  (typ) and 1.5– $\mu s$  delay for de–assertion (high to low) during running. The PG pin is open drain 5–mA pull down output. During startup, PG stays low until the feedback voltage is within the specified range for about 3.3 ms. To prevent a false alarm; the power–good circuit is masked during any VID change. The duration of the PG mask is set to approximately 425  $\mu s$  by an internal timer.

As indicated in Table 2 Absolute Maximum Ratings, PG pin cannot be pulled to a voltage higher than VCC pin voltage.

## **Over Current Protection (OCP)**

The NCP81269 protects converter if over—current occurs. The current through inductor is continuously monitored with differential current sense. Current limit threshold Vth\_OC between CS+ and CS- is internally fixed to 30 mV. The current limit can be programmed by inductor's DCR and current sensing resistor divider with Rs1 and Rs2.

The Rs1, Rs2 and C can be calculated as:

$$C \cdot (R_{S1}//R_{S2}) = \frac{L}{DCR}$$

The inductor peak current limit is:

$$I_{LIM(Peak)} = \frac{V_{th\_DC}}{k \cdot DCR}, \text{where } k = \frac{R_{S2}}{R_{S1} + R_{S2}}$$

The DC current limit is:

$$I_{LIM} = I_{LIM(Peak)} - \frac{V_O \cdot (V_{in} - V_O)}{2 \cdot V_{in} \cdot f_{SW} \cdot L}$$

where Vin is the input supply voltage of the power stage, and fsw is normal switching frequency.



Figure 4. Inductor DCR Current Sensing Circuit

Figure 5 shows NTC resistor network to compensate the temperature drift of DCR.



Figure 5. Inductor DCR Current Sensing Circuit with Temperature Compensation Network

If inductor current exceeds the current threshold, the high–side gate driver will be turned off cycle–by–cycle. In the mean time, an internal OC fault timer will be triggered. If the fault still exists after about 8 clock cycles, the part latches off, both the high–side MOSFET and the low–side MOSFET are turned off. The fault remains set until the system has shutdown and re–applied VCC and/or the enable signal EN is toggled.

#### **User Programmable Loadline**

NCP81269 allows user to program loadline via the VDRP pin. As illustrated in Figure 6, the NCP81269 outputs a differential signal between VDRP and VREF pins, with its amplitude six times as that of differential signal across CSP and CSN pins.

Consequently, user can program a loadline with a resistor,  $R_{DRP}$  between VDRP pin and FB pin, as shown in the following equation.  $R_{S1}$  and  $R_{S2}$  are the resistors divider on CSP and CSN pins, as illustrated in Figure 4.

$$\label{eq:loadline} \mbox{Loadline} \, = \, 6 \, \times \frac{\mbox{R}_{\mbox{\scriptsize FB}}}{\mbox{R}_{\mbox{\scriptsize DRP}}} \, \times \, \frac{\mbox{R}_{\mbox{\scriptsize S2}}}{\mbox{R}_{\mbox{\scriptsize S1}} \, + \, \mbox{R}_{\mbox{\scriptsize S2}}} \, \times \, \mbox{DCR(inductor)}$$

When loadline feature is not needed, please simply leave the VDRP pin open.



Figure 6. Programming Loadline

#### Pre-Bias Startup

In some applications the controller will be required to start switching when its output capacitors are charged anywhere from slightly above 0 V to just below the regulation voltage. This situation occurs for a number of reasons: the converter's output capacitors may have residual charge on them or the converter's output may be held up by a low current standby power supply. NCP81269 supports pre–bias start up by holding Low side FETs off till soft start ramp reaches the FB pin voltage. OCP is disabled when  $V_{OUT} = 0 \text{ V}$ .

#### **Thermal Shutdown**

The NCP81269 protects itself from over heating with an internal thermal monitoring circuit. If the junction temperature exceeds the thermal shutdown threshold, an internal resistor will discharge Vref and the voltage at the COMP pin will be pulled to GND, and both the upper and lower MOSFETs will be shut OFF. When temperature drops below threshold, the part will auto restart with soft—start feature.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative