# Boost Converters -Automotive

# 1.5 A 280 kHz/560 kHz

# NCV5171, NCV5173

The NCV5171/73 products are 280 kHz/560 kHz switching regulators with a high efficiency, 1.5 A integrated switch. The parts operate over a wide input voltage range, from 2.7 V to 30 V. The flexibility of the design allows the chip to operate in most power supply configurations, including boost, flyback, forward, inverting, and SEPIC. The ICs utilize current mode architecture, which allows excellent load and line regulation, as well as a practical means for limiting current. Combining high frequency operation with a highly integrated regulator circuit results in an extremely compact power supply solution. The circuit design includes provisions for features such as frequency synchronization, shutdown, and feedback controls for positive voltage regulation. These parts are pin–to–pin compatible with LT1372/1373.

# Features

- Integrated Power Switch: 1.5 A Guaranteed
- Wide Input Range: 2.7 V to 30 V
- High Frequency Allows for Small Components
- Minimum External Components
- Easy External Synchronization
- Built in Overcurrent Protection
- Frequency Foldback Reduces Component Stress During an Overcurrent Condition
- Thermal Shutdown with Hysteresis
- Shut Down Current: 50 µA Maximum
- Pin-to-Pin Compatible with LT1372/1373
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements
  - −40°C to 125°C
- These are Pb–Free Devices



# **ON Semiconductor®**

www.onsemi.com



SOIC-8 D SUFFIX CASE 751

### MARKING DIAGRAM AND PIN CONNECTIONS



517xE = Specific Device Code

= 1 or 3

X A

L

γ

w

- = Assembly Location
- = Wafer Lot

= Year

- = Work Week
- = Pb-Free Package

# **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCV5171EDR2G | SOIC-8<br>(Pb-Free) | 2500 Units / Box      |
| NCV5173EDR2G | SOIC-8<br>(Pb-Free) | 2500 Units / Box      |



Figure 1. Applications Diagram

#### **MAXIMUM RATINGS**

| Rating                                                                                                                                                    | Value                | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|
| Junction Temperature Range, T <sub>J</sub>                                                                                                                | -40 to +150          | °C   |
| Storage Temperature Range, T <sub>STORAGE</sub>                                                                                                           | -65 to +150          | °C   |
| $\begin{array}{l} \mbox{Package Thermal Resistance} \\ \mbox{Junction-to-Case, } R_{\theta JC} \\ \mbox{Junction-to-Ambient, } R_{\theta JA} \end{array}$ | 45<br>165            | °C/W |
| Lead Temperature Soldering: Reflow (Note 1)                                                                                                               | 260 Peak<br>(Note 1) | °C   |
| ESD, Human Body Model                                                                                                                                     | 1.2                  | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. 60–180 seconds minimum above 237°C.

### **MAXIMUM RATINGS**

| Pin Name               | Pin Symbol      | V <sub>MAX</sub> | V <sub>MIN</sub> | ISOURCE | I <sub>SINK</sub> |
|------------------------|-----------------|------------------|------------------|---------|-------------------|
| IC Power Input         | V <sub>CC</sub> | 35 V             | –0.3 V           | N/A     | 200 mA            |
| Shutdown/Sync          | SS              | 30 V             | –0.3 V           | 1.0 mA  | 1.0 mA            |
| Loop Compensation      | V <sub>C</sub>  | 6.0 V            | –0.3 V           | 10 mA   | 10 mA             |
| Voltage Feedback Input | FB              | 10 V             | –0.3 V           | 1.0 mA  | 1.0 mA            |
| Test Pin               | Test            | 6.0 V            | –0.3 V           | 1.0 mA  | 1.0 mA            |
| Power Ground           | PGND            | 0.3 V            | –0.3 V           | 4 A     | 10 mA             |
| Analog Ground          | AGND            | 0 V              | 0 V              | N/A     | 10 mA             |
| Switch Input           | V <sub>SW</sub> | 40 V             | –0.3 V           | 10 mA   | 3.0 A             |

| ELECTRICAL CHARACTERISTICS | (2.7 V< V <sub>CC</sub> < 30 V; -40°C < 1 | $\Gamma_{\rm J}$ < 125°C unless otherwise stated) |
|----------------------------|-------------------------------------------|---------------------------------------------------|
|----------------------------|-------------------------------------------|---------------------------------------------------|

| Characteristic                         | Test Conditions                                                                                                         | Min        | Тур         | Max        | Unit |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|-------------|------------|------|
| Positive and Negative Error Amplifiers |                                                                                                                         |            |             |            |      |
| FB Reference Voltage                   | V <sub>C</sub> tied to FB; measure at FB                                                                                | 1.246      | 1.276       | 1.300      | V    |
| FB Input Current                       | FB = V <sub>REF</sub>                                                                                                   | -1.0       | 0.1         | 1.0        | μA   |
| FB Reference Voltage Line Regulation   | V <sub>C</sub> = FB                                                                                                     | -          | 0.01        | 0.03       | %/V  |
| Positive Error Amp Transconductance    | $I_{VC} = \pm 25 \ \mu A$                                                                                               | 300        | 550         | 800        | μMho |
| Positive Error Amp Gain                | (Note 2)                                                                                                                | 200        | 500         | -          | V/V  |
| V <sub>C</sub> Source Current          | FB = 1.0 V, V <sub>C</sub> = 1.25 V                                                                                     | 25         | 50          | 90         | μA   |
| V <sub>C</sub> Sink Current            | FB = 1.5 V, V <sub>C</sub> = 1.25 V                                                                                     | 200        | 625         | 1500       | μA   |
| V <sub>C</sub> High Clamp Voltage      | FB = 1.0 V; V <sub>C</sub> sources 25 μA                                                                                | 1.5        | 1.7         | 1.9        | V    |
| V <sub>C</sub> Low Clamp Voltage       | FB = 1.5 V; V <sub>C</sub> sinks 25 μA                                                                                  | 0.25       | 0.50        | 0.65       | V    |
| V <sub>C</sub> Threshold               | Reduce V <sub>C</sub> from 1.5 V until switching stops                                                                  | 0.6        | 1.05        | 1.30       | V    |
| Oscillator                             |                                                                                                                         |            |             |            | 1    |
| Base Operating Frequency               | NCV5171, FB = 1 V                                                                                                       | 230        | 280         | 310        | kHz  |
| Base Operating Frequency               | NCV5173, FB = 1 V                                                                                                       | 460        | 560         | 620        | kHz  |
| Reduced Operating Frequency            | NCV5171, FB = 0 V                                                                                                       | 30         | 52          | 120        | kHz  |
| Reduced Operating Frequency            | NCV5173, FB = 0 V                                                                                                       | 60         | 104         | 160        | kHz  |
| Maximum Duty Cycle                     | NCV5171                                                                                                                 | 90         | 94          | -          | %    |
| Maximum Duty Cycle                     | NCV5173                                                                                                                 | 82         | 90          | -          | %    |
| FB Frequency Shift Threshold           | Frequency drops to reduced operating frequency                                                                          | 0.36       | 0.40        | 0.44       | V    |
| Sync/ Shutdown                         |                                                                                                                         |            |             |            | 1    |
| Sync Range                             | NCV5171                                                                                                                 | 320        | -           | 500        | kHz  |
| Sync Range                             | NCV5173                                                                                                                 | 640        | -           | 1000       | kHz  |
| Sync Pulse Transition Threshold        | Rise time = 20 ns                                                                                                       | 2.5        | -           | -          | V    |
| SS Bias Current                        | SS = 0 V<br>SS = 3.0 V                                                                                                  | -15<br>-   | -3.0<br>3.0 | -<br>8.0   | μΑ   |
| Shutdown Threshold                     |                                                                                                                         | 0.40       | 0.85        | 1.20       | V    |
| Shutdown Delay                         | $2.7 \text{ V} \le \text{V}_{CC} \le 12 \text{ V}$                                                                      | 12         | 80          | 350        | μs   |
|                                        | $12 \text{ V} < \text{V}_{CC} \le 30 \text{ V}$                                                                         | 12         | 36          | 200        |      |
| Power Switch                           |                                                                                                                         |            |             |            | 1    |
| Switch Saturation Voltage              | I <sub>SWITCH</sub> = 1.5 A, (Note 2)                                                                                   | -          | 0.8         | 1.4        | V    |
|                                        | $I_{SWITCH}$ = 1.0 A, 0°C $\leq$ T <sub>J</sub> $\leq$ 85°C                                                             | -          | 0.55        | -          |      |
|                                        | $I_{SWITCH} = 1.0 \text{ A}, -40^{\circ}\text{C} \le T_{J} \le 0^{\circ}\text{C}$                                       | -          | 0.75        | -          |      |
| Switch Current Limit                   | $I_{SWITCH} = 10 \text{ mA}$                                                                                            | -          | 0.09        | 0.45       | ^    |
| Switch Current Limit                   | 50% duty cycle, (Note 2)<br>80% duty cycle, (Note 2)                                                                    | 1.6<br>1.5 | 1.9<br>1.7  | 2.4<br>2.2 | A    |
| Minimum Pulse Width                    | FB = 0 V, I <sub>SW</sub> = 4.0 A, (Note 2)                                                                             | 200        | 250         | 300        | ns   |
| $\Delta I_{CC} / \Delta IV_{SW}$       | $2.7 \text{ V} \le \text{V}_{CC} \le 12 \text{ V}, 10 \text{ mA} \le \text{I}_{SW} \le 1.0 \text{ A}$                   |            | 10          | 30         | mA/A |
|                                        | $12 \text{ V} < \text{V}_{CC} \le 30 \text{ V}, 10 \text{ mA} \le \text{I}_{SW} \le 1.0 \text{ A}$                      | _          | -           | 100        |      |
|                                        | $2.7 \text{ V} \le \text{V}_{CC} \le 12 \text{ V}, 10 \text{ mA} \le \text{I}_{SW} \le 1.5 \text{ A}, \text{ (Note 2)}$ | -          | 17          | 30         |      |
|                                        | 12 V < V <sub>CC</sub> $\leq$ 30 V, 10 mA $\leq$ I <sub>SW</sub> $\leq$ 1.5 A, (Note 2)                                 | -          | -           | 100        |      |
| Switch Leakage                         | V <sub>SW</sub> = 40 V, V <sub>CC</sub> = 0V                                                                            | -          | 2.0         | 100        | μA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Guaranteed by design, not 100% tested in production.

# $\label{eq:expectation} \textbf{ELECTRICAL CHARACTERISTICS} \ (2.7 \ \text{V} < \text{V}_{CC} < 30 \ \text{V}; \ -40^{\circ}\text{C} < \text{T}_{J} < 125^{\circ}\text{C} \ \text{unless otherwise stated}) \ (\text{continued})$

| Characteristic                  | Test Conditions                                              | Min | Тур  | Max  | Unit |  |  |  |
|---------------------------------|--------------------------------------------------------------|-----|------|------|------|--|--|--|
| General                         |                                                              |     |      |      |      |  |  |  |
| Operating Current               | I <sub>SW</sub> = 0                                          | -   | 5.5  | 8.0  | mA   |  |  |  |
| Shutdown Mode Current           | $V_{C}$ < 0.8 V, SS = 0 V, 2.7 V $\leq$ $V_{CC}$ $\leq$ 12 V | -   | 12   | 60   | μΑ   |  |  |  |
|                                 | $V_C$ < 0.8 V, SS = 0 V, 12 V $\leq V_{CC} \leq$ 30 V        | -   | -    | 100  |      |  |  |  |
| Minimum Operation Input Voltage | $V_{SW}$ switching, maximum $I_{SW} = 10$ mA                 | -   | 2.45 | 2.70 | V    |  |  |  |
| Thermal Shutdown                | (Note 2)                                                     | 150 | 180  | 210  | °C   |  |  |  |
| Thermal Hysteresis              | (Note 2)                                                     | -   | 25   | -    | °C   |  |  |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Guaranteed by design, not 100% tested in production.

# PACKAGE PIN DESCRIPTION

| Package<br>Pin # | Pin<br>Symbol   | Function                                                                                                                                                                                                                                                                                          |
|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | V <sub>C</sub>  | Loop compensation pin. The $V_C$ pin is the output of the error amplifier and is used for loop compensation, current limit and soft start. Loop compensation can be implemented by a simple RC network as shown in the application diagram on page 2 as R1 and C1.                                |
| 2                | FB              | Positive regulator feedback pin. This pin senses a positive output voltage and is referenced to 1.276 V. When the voltage at this pin falls below 0.4 V, chip switching frequency reduces to 20% of the nominal frequency.                                                                        |
| 3                | Test            | These pins are connected to internal test logic and should either be left floating or tied to ground. Connection to a voltage between 2 V and 6 V shuts down the internal oscillator and leaves the power switch running.                                                                         |
| 4                | SS              | Synchronization and shutdown pin. This pin may be used to synchronize the part to nearly twice the base frequency. A TTL low will shut the part down and put it into low current mode. If synchronization is not used, this pin should be either tied high or left floating for normal operation. |
| 5                | V <sub>CC</sub> | Input power supply pin. This pin supplies power to the part and should have a bypass capacitor connected to AGND.                                                                                                                                                                                 |
| 6                | AGND            | Analog ground. This pin provides a clean ground for the controller circuitry and should not be in the path of large currents. The output voltage sensing resistors should be connected to this ground pin. This pin is connected to the IC substrate.                                             |
| 7                | PGND            | Power ground. This pin is the ground connection for the emitter of the power switching transistor. Connection to a good ground plane is essential.                                                                                                                                                |
| 8                | V <sub>SW</sub> | High current switch pin. This pin connects internally to the collector of the power switch. The open voltage across the power switch can be as high as 40 V. To minimize radiation, use a trace as short as practical.                                                                            |



Figure 2. Block Diagram

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 9. Switching Frequency vs. V<sub>FB</sub>

# **TYPICAL PERFORMANCE CHARACTERISTICS**





Figure 12. Current Limit vs. Temperature



Figure 13. Maximum Duty Cycle vs. Temperature







# **TYPICAL PERFORMANCE CHARACTERISTICS**









Figure 18.  $I_{CC}$  vs.  $V_{IN}$  During Shutdown













### **APPLICATIONS INFORMATION**

### THEORY OF OPERATION Current Mode Control



Figure 22. Current Mode Control Scheme

The NCV5171/73 boost regulator incorporates a current mode control scheme, in which the PWM ramp signal is derived from the power switch current. This ramp signal is compared to the output of the error amplifier to control the on-time of the power switch. The oscillator is used as a fixed-frequency clock to ensure a constant operational frequency. The resulting control scheme features several advantages over conventional voltage mode control. First, derived directly from the inductor, the ramp signal responds immediately to line voltage changes. This eliminates the delay caused by the output filter and error amplifier, which is commonly found in voltage mode controllers. The second benefit comes from inherent pulse-by-pulse current limiting by merely clamping the peak switching current. Finally, since current mode commands an output current rather than voltage, the filter offers only a single pole to the feedback loop. This allows both a simpler compensation and a higher gain-bandwidth over a comparable voltage mode circuit.

Without discrediting its apparent merits, current mode control comes with its own peculiar problems, mainly, subharmonic oscillation at duty cycles over 50%. NCV5171/73 solves this problem by adopting a slope compensation scheme in which a fixed ramp generated by the oscillator is added to the current ramp. A proper slope rate is provided to improve circuit stability without sacrificing the advantages of current mode control.

# **Oscillator and Shutdown**



Figure 23. Timing Diagram of Sync and Shutdown

The oscillator is trimmed to guarantee an 18% frequency accuracy. The output of the oscillator turns on the power switch at a frequency of 280 kHz (NCV5171) or 560 kHz (NCV5173) as shown in Figure 22. The power switch is turned off by the output of the PWM Comparator.

A TTL-compatible sync input at the SS pin is capable of syncing up to 1.8 times the base oscillator frequency. As shown in Figure 23, in order to sync to a higher frequency, a positive transition turns on the power switch before the output of the oscillator goes high, thereby resetting the oscillator. The sync operation allows multiple power supplies to operate at the same frequency.

A sustained logic low at the SS pin will shut down the IC and reduce the supply current.

An additional feature includes frequency shift to 20% of the nominal frequency when the FB pin triggers the threshold. During power up, overload, or short circuit conditions, the minimum switch on-time is limited by the PWM comparator minimum pulse width. Extra switch off-time reduces the minimum duty cycle to protect external components and the IC itself.

As previously mentioned, this block also produces a ramp for the slope compensation to improve regulator stability.

#### **Error Amplifier**



Figure 24. Error Amplifier Equivalent Circuit

The FB pin is directly connected to the inverting input of the positive error amplifier, whose non-inverting input is fed by the 1.276 V reference. It is a transconductance amplifier with a high output impedance of approximately 1 M $\Omega$ , as shown in Figure 24. The V<sub>C</sub> pin is connected to the output of the error amplifiers and is internally clamped between 0.5 V and 1.7 V. A typical connection at the V<sub>C</sub> pin includes a capacitor in series with a resistor to ground, forming a pole/zero for loop compensation.

An external shunt can be connected between the  $V_C$  pin and ground to reduce its clamp voltage. Consequently, the current limit of the internal power transistor current is reduced from its nominal value.

#### Switch Driver and Power Switch

The switch driver receives a control signal from the logic section to drive the output power switch. The switch is grounded through emitter resistors (63 m $\Omega$  total) to the PGND pin. PGND is not connected to the IC substrate so that switching noise can be isolated from the analog ground. The peak switching current is clamped by an internal circuit. The clamp current is guaranteed to be greater than 1.5 A and varies with duty cycle due to slope compensation. The power switch can withstand a maximum voltage of 40 V on the collector (V<sub>SW</sub> pin). The saturation voltage of the switch is typically less than 1 V to minimize power dissipation.

#### **Short Circuit Condition**

When a short circuit condition happens in a boost circuit, the inductor current will increase during the whole switching cycle, causing excessive current to be drawn from the input power supply. Since control ICs don't have the means to limit load current, an external current limit circuit (such as a fuse or relay) has to be implemented to protect the load, power supply and ICs.

In other topologies, the frequency shift built into the IC prevents damage to the chip and external components. This feature reduces the minimum duty cycle and allows the transformer secondary to absorb excess energy before the switch turns back on.





The NCV5171/73 can be activated by either connecting the  $V_{CC}$  pin to a voltage source or by enabling the SS pin. Startup waveforms shown in Figure 25 are measured in the boost converter demonstrated in the Application Diagram on the page 2 of this document. Recorded after the input voltage is turned on, this waveform shows the various phases during the power up transition.

When the  $V_{CC}$  voltage is below the minimum supply voltage, the  $V_{SW}$  pin is in high impedance. Therefore, current conducts directly from the input power source to the output through the inductor and diode. Once  $V_{CC}$  reaches approximately 1.5 V, the internal power switch briefly turns on. This is a part of the NCV5171/73's normal operation. The turn–on of the power switch accounts for the initial current swing.

When the  $V_C$  pin voltage rises above the threshold, the internal power switch starts to switch and a voltage pulse can be seen at the  $V_{SW}$  pin. Detecting a low output voltage at the FB pin, the built-in frequency shift feature reduces the switching frequency to a fraction of its nominal value, reducing the minimum duty cycle, which is otherwise limited by the minimum on-time of the switch. The peak current during this phase is clamped by the internal current limit.

When the FB pin voltage rises above 0.4 V, the frequency increases to its nominal value, and the peak current begins to decrease as the output approaches the regulation voltage. The overshoot of the output voltage is prevented by the active pull–on, by which the sink current of the error amplifier is increased once an overvoltage condition is detected. The overvoltage condition is defined as when the FB pin voltage is 50 mV greater than the reference voltage.

#### **COMPONENT SELECTION**

#### **Frequency Compensation**

The goal of frequency compensation is to achieve desirable transient response and DC regulation while ensuring the stability of the system. A typical compensation network, as shown in Figure 26, provides a frequency response of two poles and one zero. This frequency response is further illustrated in the Bode plot shown in Figure 27.



Figure 26. A Typical Compensation Network

The high DC gain in Figure 27 is desirable for achieving DC accuracy over line and load variations. The DC gain of a transconductance error amplifier can be calculated as follows:

$$Gain_{DC} = G_{M} \times R_{O}$$

where:

 $G_M$  = error amplifier transconductance;

 $R_{O}$  = error amplifier output resistance  $\approx 1 \text{ M}\Omega$ .

The low frequency pole,  $f_{P1}$ , is determined by the error amplifier output resistance and C1 as:

$$f_{P1} = \frac{1}{2\pi C 1 R_O}$$

The first zero generated by C1 and R1 is:

$$f_{Z1} = \frac{1}{2\pi C1R1}$$

The phase lead provided by this zero ensures that the loop has at least a  $45^{\circ}$  phase margin at the crossover frequency. Therefore, this zero should be placed close to the pole generated in the power stage which can be identified at frequency:

$$fP = \frac{1}{2\pi CORLOAD}$$

where:

 $C_O$  = equivalent output capacitance of the error amplifier  $\approx 120 \text{ pF};$ 

R<sub>LOAD</sub>= load resistance.

The high frequency pole,  $f_{P2}$ , can be placed at the output filter's ESR zero or at half the switching frequency. Placing the pole at this frequency will cut down on switching noise. The frequency of this pole is determined by the value of C2 and R1:

 $f_{P2} = \frac{1}{2\pi C2R1}$ 

One simple method to ensure adequate phase margin is to design the frequency response with a -20 dB per decade slope, until unity-gain crossover. The crossover frequency should be selected at the midpoint between  $f_{Z1}$  and  $f_{P2}$  where the phase margin is maximized.



Figure 27. Bode Plot of the Compensation Network Shown in Figure 26

# V<sub>SW</sub> Voltage Limit

In the boost topology,  $V_{SW}$  pin maximum voltage is set by the maximum output voltage plus the output diode forward voltage. The diode forward voltage is typically 0.5 V for Schottky diodes and 0.8 V for ultrafast recovery diodes

$$V_{SW(MAX)} = V_{OUT(MAX)} + V_{F}$$

where:

 $V_F$  = output diode forward voltage.

$$V_{SW(MAX)} = V_{CC(MAX)} + (V_{OUT} + V_F) \times N$$

where:

١

N = transformer turns ratio, primary over secondary.

When the power switch turns off, there exists a voltage spike superimposed on top of the steady-state voltage. Usually this voltage spike is caused by transformer leakage inductance charging stray capacitance between the  $V_{SW}$  and PGND pins. To prevent the voltage at the  $V_{SW}$  pin from exceeding the maximum rating, a transient voltage suppressor in series with a diode is paralleled with the primary windings. Another method of clamping switch voltage is to connect a transient voltage suppressor between the  $V_{SW}$  pin and ground.

# **Magnetic Component Selection**

When choosing a magnetic component, one must consider factors such as peak current, core and ferrite material, output voltage ripple, EMI, temperature range, physical size and cost. In boost circuits, the average inductor current is the product of output current and voltage gain ( $V_{OUT}/V_{CC}$ ), assuming 100% energy transfer efficiency. In continuous conduction mode, inductor ripple current is

$$\mathsf{IRIPPLE} = \frac{\mathsf{V}_{\mathsf{CC}}(\mathsf{V}_{\mathsf{OUT}} - \mathsf{V}_{\mathsf{CC}})}{(\mathsf{f})(\mathsf{L})(\mathsf{V}_{\mathsf{OUT}})}$$

where:

f = 280 kHz (NCV5171) or 560 kHz (NCV5173).

The peak inductor current is equal to average current plus half of the ripple current, which should not cause inductor saturation. The above equation can also be referenced when selecting the value of the inductor based on the tolerance of the ripple current in the circuits. Small ripple current provides the benefits of small input capacitors and greater output current capability. A core geometry like a rod or barrel is prone to generating high magnetic field radiation, but is relatively cheap and small. Other core geometries, such as toroids, provide a closed magnetic loop to prevent EMI.

# Input Capacitor Selection

In boost circuits, the inductor becomes part of the input filter, as shown in Figure 29. In continuous mode, the input current waveform is triangular and does not contain a large pulsed current, as shown in Figure 28. This reduces the requirements imposed on the input capacitor selection. During continuous conduction mode, the peak to peak inductor ripple current is given in the previous section. As we can see from Figure 28, the product of the inductor current ripple and the input capacitor's effective series resistance (ESR) determine the V<sub>CC</sub> ripple. In most applications, input capacitors in the range of 10  $\mu$ F to 100  $\mu$ F with an ESR less than 0.3  $\Omega$  work well up to a full 1.5 A switch current.



Figure 28. Boost Input Voltage and Current Ripple Waveforms



Figure 29. Boost Circuit Effective Input Filter

The situation is different in a flyback circuit. The input current is discontinuous and a significant pulsed current is seen by the input capacitors. Therefore, there are two requirements for capacitors in a flyback regulator: energy storage and filtering. To maintain a stable voltage supply to the chip, a storage capacitor larger than 20  $\mu$ F with low ESR is required. To reduce the noise generated by the inductor, insert a 1.0  $\mu$ F ceramic capacitor between V<sub>CC</sub> and ground as close as possible to the chip.

#### **Output Capacitor Selection**



Figure 30. Typical Output Voltage Ripple

By examining the waveforms shown in Figure 30, we can see that the output voltage ripple comes from two major sources, namely capacitor ESR and the charging/discharging of the output capacitor. In boost circuits, when the power switch turns off, IL flows into the output capacitor causing an instant  $\Delta V = I_{IN} \times ESR$ . At the same time, current IL - IOUT charges the capacitor and increases the output voltage gradually. When the power switch is turned on, IL is shunted to ground and IOUT discharges the output capacitor. When the IL ripple is small enough, IL can be treated as a constant and is equal to input current IIN.

Summing up, the output voltage peak-peak ripple can be calculated by:

$$V_{OUT}(RIPPLE) = \frac{(I_{IN} - I_{OUT})(1 - D)}{(C_{OUT})(f)} + \frac{I_{OUT}D}{(C_{OUT})(f)} + I_{IN} \times ESR$$

The equation can be expressed more conveniently in terms of  $V_{CC}$ ,  $V_{OUT}$  and  $I_{OUT}$  for design purposes as follows:

$$V_{OUT}(RIPPLE) = \frac{I_{OUT}(V_{OUT} - V_{CC})}{(C_{OUT})(f)} \times \frac{1}{(C_{OUT})(f)} + \frac{(I_{OUT})(V_{OUT})(ESR)}{V_{CC}}$$

The capacitor RMS ripple current is:

$$I_{\text{RIPPLE}} = \sqrt{(I_{\text{IN}} - I_{\text{OUT}})^2(1 - D) + (I_{\text{OUT}})^2(D)}$$

$$= I_{OUT} \sqrt{\frac{V_{OUT} - V_{CC}}{V_{CC}}}$$

Although the above equations apply only for boost circuits, similar equations can be derived for flyback circuits.

#### **Reducing the Current Limit**

V

In some applications, the designer may prefer a lower limit on the switch current than 1.5 A. An external shunt can be connected between the  $V_C$  pin and ground to reduce its clamp voltage. Consequently, the current limit of the internal power transistor current is reduced from its nominal value.

The voltage on the  $V_{\mbox{\scriptsize C}}$  pin can be evaluated with the equation

$$V_{C} = I_{SW}R_{E}A_{V}$$

where:

 $R_E = 0.063 \Omega$ , the value of the internal emitter resistor;

 $A_V = 5 V/V$ , the gain of the current sense amplifier.

Since  $R_E$  and  $A_V$  cannot be changed by the end user, the only available method for limiting switch current below 1.5 A is to clamp the  $V_C$  pin at a lower voltage. If the

maximum switch or inductor current is substituted into the equation above, the desired clamp voltage will result.

A simple diode clamp, as shown in Figure 31, clamps the  $V_C$  voltage to a diode drop above the voltage on resistor R3. Unfortunately, such a simple circuit is not generally acceptable if  $V_{IN}$  is loosely regulated.



Figure 31. Current Limiting using a Diode Clamp

Another solution to the current limiting problem is to externally measure the current through the switch using a sense resistor. Such a circuit is illustrated in Figure 32.



Figure 32. Current Limiting using a Current Sense Resistor

The switch current is limited to

$$ISWITCH(PEAK) = \frac{VBE(Q1)}{RSENSE}$$

where:

 $V_{BE(Q1)}$  = the base-emitter voltage drop of Q1, typically 0.65 V.

The improved circuit does not require a regulated voltage to operate properly. Unfortunately, a price must be paid for this convenience in the overall efficiency of the circuit. The designer should note that the input and output grounds are no longer common. Also, the addition of the current sense resistor,  $R_{SENSE}$ , results in a considerable power loss which increases with the duty cycle. Resistor R2 and capacitor C3 form a low-pass filter to remove noise.

### Subharmonic Oscillation

Subharmonic oscillation (SHM) is a problem found in current-mode control systems, where instability results when duty cycle exceeds 50%. SHM only occurs in switching regulators with a continuous inductor current. This instability is not harmful to the converter and usually does not affect the output voltage regulation. SHM will increase the radiated EM noise from the converter and can cause, under certain circumstances, the inductor to emit high-frequency audible noise.

SHM is an easily remedied problem. The rising slope of the inductor current is supplemented with internal "slope compensation" to prevent any duty cycle instability from carrying through to the next switching cycle. In NCV5171/73, the slope compensation is added during the entire switch on–time, typically in the amount of 180 mA/µs.

In some cases, SHM can rear its ugly head despite the presence of the onboard slope compensation. The simple cure to this problem is more slope compensation to avoid the unwanted oscillation. In that case, an external circuit, shown in Figure 33, can be added to increase the amount of slope compensation used. This circuit requires only a few components and is "tacked on" to the compensation network.



Figure 33. Technique for Increasing Slope Compensation

The dashed box contains the normal compensation circuitry to limit the bandwidth of the error amplifier. Resistors R2 and R3 form a voltage divider off of the  $V_{SW}$  pin. In normal operation,  $V_{SW}$  looks similar to a square wave, and is dependent on the converter topology. Formulas for calculating  $V_{SW}$  in the boost and flyback topologies are

given in the section "V<sub>SW</sub> Voltage Limit." The voltage on V<sub>SW</sub> charges capacitor C3 when the switch is off, causing the voltage at the V<sub>C</sub> pin to shift upwards. When the switch turns on, C3 discharges through R3, producing a negative slope at the V<sub>C</sub> pin. This negative slope provides the slope compensation.

The amount of slope compensation added by this circuit is:

$$\frac{\Delta I}{\Delta T} = V_{SW} \left( \frac{R_3}{R_2 + R_3} \right) \left( 1 - e^{\frac{-(1-D)}{R_3 C_3 f_{SW}}} \right) \left( \frac{f_{SW}}{(1-D)R_E A_V} \right)$$

where:

 $\Delta I/\Delta T$  = the amount of slope compensation added (A/s); V<sub>SW</sub> = the voltage at the switch node when the transistor is turned off (V);

 $f_{SW}$  = the switching frequency, typically 280 kHz

(NCV5171) or 560 kHz (NCV5173)

D = the duty cycle;

 $R_E = 0.063 \Omega$ , the value of the internal emitter resistor;  $A_V = 5 V/V$ , the gain of the current sense amplifier.

In selecting appropriate values for the slope compensation network, the designer is advised to choose a convenient capacitor, then select values for R2 and R3 such that the amount of slope compensation added is 100 mA/ $\mu$ s. Then R2 may be increased or decreased as necessary. Of course, the series combination of R2 and R3 should be large enough to avoid drawing excessive current from V<sub>SW</sub>. Additionally, to ensure that the control loop stability is *improved*, the time constant formed by the additional components should be chosen such that

$$\mathsf{R}_3\mathsf{C}_3 < \frac{1-\mathsf{D}}{\mathsf{f}_{SW}}$$

Finally, it is worth mentioning that the added slope compensation is a tradeoff between duty cycle stability and transient response. The more slope compensation a designer adds, the slower the transient response will be, due to the external circuitry interfering with the proper operation of the error amplifier.

# Soft-Start

Through the addition of an external circuit, a Soft–Start function can be added to the NCV5171/73 family of components. Soft–Start circuitry prevents the  $V_C$  pin from slamming high during startup, thereby inhibiting the inductor current from rising at a high slope.

This circuit, shown in Figure 34, requires a minimum number of components and allows the Soft–Start circuitry to activate any time the SS pin is used to restart the converter.



Figure 34. Soft Start

Resistor R1 and capacitors C1 and C2 form the compensation network. At turn on, the voltage at the  $V_C$  pin starts to come up, charging capacitor C3 through Schottky diode D2, clamping the voltage at the  $V_C$  pin such that switching begins when  $V_C$  reaches the  $V_C$  threshold, typically 1.05 V (refer to graphs for detail over temperature).

 $V_{C} = V_{F(D2)} + V_{C3}$ 

Therefore, C3 slows the startup of the circuit by limiting the voltage on the  $V_C$  pin. The Soft–Start time increases with the size of C3.

Diode D1 discharges C3 when SS is low. If the shutdown function is not used with this part, the cathode of D1 should be connected to  $V_{IN}$ .

# **Calculating Junction Temperature**

To ensure safe operation of NCV5171/73, the designer must calculate the on-chip power dissipation and determine its expected junction temperature. Internal thermal protection circuitry will turn the part off once the junction temperature exceeds  $180^{\circ}$ C  $\pm$   $30^{\circ}$ . However, repeated operation at such high temperatures will ensure a reduced operating life.

Calculation of the junction temperature is an imprecise but simple task. First, the power losses must be quantified. There are three major sources of power loss on the NCV5171/73:

- biasing of internal control circuitry, PBIAS
- switch driver, P<sub>DRIVER</sub>
- switch saturation, P<sub>SAT</sub>

The internal control circuitry, including the oscillator and linear regulator, requires a small amount of power even when the switch is turned off. The specifications section of this datasheet reveals that the typical operating current,  $I_Q$ , due to this circuitry is 5.5 mA. Additional guidance can be found in the graph of operating current vs. temperature. This graph shows that IQ is strongly dependent on input voltage,  $V_{IN}$ , and temperature. Then

 $P_{BIAS} = V_{IN}I_Q$ 

Since the onboard switch is an NPN transistor, the base drive current must be factored in as well. This current is drawn from the V<sub>IN</sub> pin, in addition to the control circuitry current. The base drive current is listed in the specifications as  $\Delta I_{CC}/\Delta I_{SW}$ , or switch transconductance. As before, the designer will find additional guidance in the graphs. With that information, the designer can calculate

$$\mathsf{P}_{\mathsf{DRIVER}} = \mathsf{V}_{\mathsf{IN}}\mathsf{I}_{\mathsf{SW}} \times \frac{\mathsf{I}_{\mathsf{CC}}}{\Delta\mathsf{I}_{\mathsf{SW}}} \times \mathsf{D}$$

where:

 $I_{SW}$  = the current through the switch;

D = the duty cycle or percentage of switch on-time.  $I_{SW}$  and D are dependent on the type of converter. In a boost converter,

$$\begin{split} I_{SW(AVG)} &\cong \ I_{L(AVG)} \times D \times \frac{1}{\text{Efficiency}} \\ D &\cong \frac{V_{OUT} - V_{IN}}{V_{OUT}} \end{split}$$

In a flyback converter,

$$I_{SW(AVG)} \cong \frac{V_{OUT}I_{LOAD}}{V_{IN}} \times \frac{1}{Efficiency} \times \frac{1}{D}$$

$$\mathsf{D} \cong \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{OUT}} + \frac{\mathsf{N}_{\mathsf{S}}}{\mathsf{N}_{\mathsf{P}}}\mathsf{V}_{\mathsf{IN}}}$$

The switch saturation voltage,  $V_{(CE)SAT}$ , is the last major source of on-chip power loss.  $V_{(CE)SAT}$  is the collector-emitter voltage of the internal NPN transistor when it is driven into saturation by its base drive current. The value for  $V_{(CE)SAT}$  can be obtained from the specifications or from the graphs, as "Switch Saturation Voltage." Thus,

$$PSAT \cong V(CE)SATISW \times D$$

Finally, the total on-chip power losses are

$$P_D = P_{BIAS} + P_{DRIVER} + P_{SAT}$$

Power dissipation in a semiconductor device results in the generation of heat in the junctions at the surface of the chip. This heat is transferred to the surface of the IC package, but a thermal gradient exists due to the resistive properties of the package molding compound. The magnitude of the thermal gradient is expressed in manufacturers' data sheets as  $\theta_{JA}$ , or junction-to-ambient thermal resistance. The on-chip junction temperature can be calculated if  $\theta_{JA}$ , the air temperature near the surface of the IC, and the on-chip power dissipation are known.

$$\mathsf{T}\mathsf{J} = \mathsf{T}\mathsf{A} + (\mathsf{P}\mathsf{D}\theta\mathsf{J}\mathsf{A})$$

where:

- $T_J = IC \text{ or FET junction temperature (°C);}$
- $T_A$  = ambient temperature (°C);
- $P_D$  = power dissipated by part in question (W);
- $\theta_{JA}$  = junction-to-ambient thermal resistance (°C/W).

For the NCV5171/73,  $\theta_{JA}$ =165°C/W.

Once the designer has calculated  $T_J$ , the question of whether the NCV5171/73 can be used in an application is settled. If  $T_J$  exceeds 150°C, the absolute maximum allowable junction temperature, the NCV5171/73 is not suitable for that application.

If  $T_J$  approaches 150°C, the designer should consider possible means of reducing the junction temperature. Perhaps another converter topology could be selected to reduce the switch current. Increasing the airflow across the surface of the chip might be considered to reduce  $T_A$ .

### **Circuit Layout Guidelines**

In any switching power supply, circuit layout is very important for proper operation. Rapidly switching currents combined with trace inductance generates voltage transitions that can cause problems. Therefore the following guidelines should be followed in the layout.

- 1. In boost circuits, high AC current circulates within the loop composed of the diode, output capacitor, and on-chip power transistor. The length of associated traces and leads should be kept as short as possible. In the flyback circuit, high AC current loops exist on both sides of the transformer. On the primary side, the loop consists of the input capacitor, transformer, and on-chip power transistor, while the transformer, rectifier diodes, and output capacitors form another loop on the secondary side. Just as in the boost circuit, all traces and leads containing large AC currents should be kept short.
- 2. Separate the low current signal grounds from the power grounds. Use single point grounding or ground plane construction for the best results.
- 3. Locate the voltage feedback resistors as near the IC as possible to keep the sensitive feedback wiring short. Connect feedback resistors to the low current analog ground.



Figure 35. Additional Application Diagram, 3.3 V Input, 5.0 V/ 400 mA Output Boost Converter



Figure 36. Additional Application Diagram, 2.7 to 13 V Input, ±12 V/ 200 mA Output Flyback Converter



Figure 37. Additional Application Diagram, -9.0 V to -28 V Input, -5.0 V/700 mA Output Inverted Buck Converter



Figure 38. Additional Application Diagram, 2.7 V to 28 V Input, 5.0 V Output SEPIC Converter



Figure 39. Additional Application Diagram, 4.0 V Input, 100 V/ 10 mA Output Boost Converter with Output Voltage Multiplier









\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B               | Electronic versions are uncontrolled                                    | •           |  |
|------------------|---------------------------|-------------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document<br>versions are uncontrolled except |             |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                               |             |  |
| DESCRIPTION:     | SOIC-8, NB                |                                                                         | PAGE 1 OF 3 |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER 2. COLLECTOR COLLECTOR З. EMITTER 4. 5 FMITTER BASE 6. 7. BASE 8. EMITTER STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 2. 3. COLLECTOR, DIE #2 EMITTER, COMMON 4. 5. EMITTER, COMMON BASE, DIE #2 6. 7. BASE, DIE #1 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2 SOURCE SOURCE З. 4. GATE DRAIN DRAIN 5. 6. DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT 3 V10UT 4. TXE 5. RXE 6. VEE 7. GND ACC 8. STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 З. CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7 CATHODE 6 8. STYLE 25: PIN 1. VIN 2. N/C З. REXT GND IOUT 4. 5. 6. IOUT 7 IOUT 8. IOUT STYLE 29: PIN 1. BASE, DIE #1 EMITTER, #1 2. З. BASE #2 EMITTER, #2 4. 5. COLLECTOR, #2 6. COLLECTOR, #2 COLLECTOR, #1 7.

8

COLLECTOR, #1

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 COLLECTOR, #2 4. 5 BASE #2 EMITTER, #2 6. 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2 DRAIN DRAIN З. 4. SOURCE 5. SOURCE GATE 6. 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND BIAS 2 6. 7. INPUT 8. GROUND STYLE 14: PIN 1. N-SOURCE N–GATE
P–SOURCE 4. P-GATE 5. P-DRAIN P-DRAIN 6. 7. N-DRAIN 8. N-DRAIN STYLE 18: PIN 1. ANODE ANODE SOURCE 2. 3 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 COMMON CATHODE/VCC 2. З. COMMON CATHODE/VCC I/O LINE 3 4. COMMON ANODE/GND 5. 6. I/O LINE 4 7 I/O LINE 5 COMMON ANODE/GND 8. STYLE 26: PIN 1. GND 2. dv/dt З. ENABLE 4. 5. II IMIT SOURCE 6. SOURCE 7 SOURCE 8. VCC STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 GATE 2 З. 4. SOURCE 2 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6. 7. SOURCE 1/DRAIN 2

8. GATE 1

STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN #1 DRAIN, #2 З. DRAIN, #2 4. 5 GATE #2 SOURCE, #2 6. 7. GATE, #1 8. SOURCE, #1 STYLE 7: I. INPUT EXTERNAL BYPASS THIRD STAGE SOURCE З. GROUND 4. 5. DRAIN GATE 3 6. 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5 DRAIN 2 DRAIN 2 6. 7. DRAIN 1 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 ANODE 1 4. CATHODE, COMMON CATHODE, COMMON 5. 6. CATHODE, COMMON 7. 8. CATHODE, COMMON STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3 GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND 2. COMMON ANODE/GND З. LINE 2 IN 4. 5. LINE 2 OUT 6. COMMON ANODE/GND COMMON ANODE/GND 7 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2. OVLO З. UVLO 4. INPUT-SOURCE 5. SOURCE 6. 7 SOURCE DRAIN 8.

#### DATE 16 FEB 2011

STYLE 4: PIN 1. ANODE 2. ANODE ANODE З. ANODE 4. 5 ANODE ANODE 6. 7. ANODE 8. COMMON CATHODE STYLE 8: PIN 1. COLLECTOR, DIE #1 2 BASE, #1 BASE, #2 З. COLLECTOR, #2 4. COLLECTOR, #2 EMITTER. #2 5. 6. 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. SOURCE 4. GATE 5 DRAIN DRAIN 6. 7. DRAIN 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 BASE, DIE #2 4. COLLECTOR, DIE #2 COLLECTOR, DIE #2 5. 6. COLLECTOR, DIE #1 7. 8. COLLECTOR, DIE #1 STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. COLLECTOR/ANODE COLLECTOR/ANODE З. 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7 COLLECTOR/ANODE 8. STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC\_OFF 3. DASIC\_SW\_DET 4. GND V MON 5. VBULK 6. 7. VBULK 8. VIN

| DOCUMENT NUMBER: | 98ASB42564B               | Electronic versions are uncontrolled except                                                   | nt Repository. Printed |  |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------|------------------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository.<br>versions are uncontrolled except when stam |                        |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                     |                        |  |
| DESCRIPTION:     | SOIC-8, NB                | PAGE 2                                                                                        | OF 3                   |  |





# PAGE 3 OF 3

|       | DEV//2/ON                                                                    | DATE        |
|-------|------------------------------------------------------------------------------|-------------|
| ISSUE | REVISION                                                                     | DATE        |
| AB    | ADDED STYLE 25. REQ. BY S. CHANG.                                            | 15 MAR 2004 |
| AC    | ADDED CORRECTED MARKING DIAGRAMS. REQ. BY S. FARRETTA.                       | 13 AUG 2004 |
| AD    | CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY S. FARRETTA.                 | 18 NOV 2004 |
| AE    | UPDATED SCALE ON FOOTPRINT. REQ. BY S. WEST.                                 | 31 JAN 2005 |
| AF    | UPDATED MARKING DIAGRAMS. REQ. BY S. WEST. ADDED STYLE 26. REQ. BY S. CHANG. | 14 APR 2005 |
| AG    | ADDED STYLE 27. REQ. BY S. CHANG.                                            | 30 JUN 2005 |
| AH    | ADDED STYLE 28. REQ. BY S. CHANG.                                            | 09 MAR 2006 |
| AJ    | ADDED STYLE 29. REQ. BY D. HELZER.                                           | 19 SEP 2007 |
| AK    | ADDED STYLE 30. REQ. BY I. CAMBALIZA.                                        | 16 FEB 2011 |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit Phone: 421 33 790 2910

For additional information, please contact your local

Sales Representative