# Self Protected Very Low I<sub>q</sub> High Side Driver with Analog Current Sense

# **NCV84160**

The NCV84160 is a fully protected single channel high side driver that can be used to switch a wide variety of loads, such as bulbs, solenoids, and other actuators. The device incorporates advanced protection features such as active inrush current management, over—temperature shutdown with automatic restart and an overvoltage active clamp. A dedicated Current Sense pin provides precision analog current monitoring of the output as well as fault indication of short to  $V_D$ , short circuit to ground and ON and OFF state open load detection. An active high Current Sense Disable pin allows all diagnostic and current sense features to be disabled.

#### **Features**

- Short Circuit Protection with Inrush Current Management
- CMOS (3 V / 5 V) Compatible Control Input
- Very Low Standby Current
- Very Low Current Sense Leakage
- Proportional Load Current Sense
- Current Sense Disable
- Off State Open Load Detection
- Output Short to V<sub>D</sub> Detection
- Overload and Short to Ground Indication
- Thermal Shutdown with Automatic Restart
- Undervoltage Shutdown
- Integrated Clamp for Inductive Switching
- Loss of Ground and Loss of V<sub>D</sub> Protection
- ESD Protection
- Reverse Battery Protection
- AEC-Q100 Qualified
- This is a Pb-Free Device

#### **Typical Applications**

- Switch a Variety of Resistive, Inductive and Capacitive Loads
- Can Replace Electromechanical Relays and Discrete Circuits
- Automotive / Industrial

#### **FEATURE SUMMARY**

| Max Supply Voltage                            | $V_D$               | 41        | V  |
|-----------------------------------------------|---------------------|-----------|----|
| Operating Voltage Range                       | $V_D$               | 4.5 to 28 | V  |
| R <sub>DSon</sub> (max) T <sub>J</sub> = 25°C | R <sub>ON</sub>     | 160       | mΩ |
| Output Current Limit (typical)                | I <sub>LIM</sub>    | 12        | Α  |
| OFF-state Supply Current (typical)            | I <sub>D(off)</sub> | 0.01      | μΑ |



### ON Semiconductor®

www.onsemi.com



SOIC-8 CASE 751 STYLE 11

#### MARKING DIAGRAM



84160 = Specific Device Code A = Assembly Location Y = Year

WW = Work Week ■ Pb-Free Package

(Note: Microdot may be in either location)

#### PIN CONNECTIONS



#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCV84160DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **Block Diagram & Pin Configuration**



Figure 1. Block Diagram

**Table 1. SO8 PACKAGE PIN DESCRIPTION** 

| Pin# | Symbol  | Description                       |
|------|---------|-----------------------------------|
| 1    | GND     | Ground                            |
| 2    | IN      | Logic Level Input                 |
| 3    | CS      | Analog Current Sense Output       |
| 4    | CS_DIS  | Active High Current Sense Disable |
| 5    | $V_{D}$ | Supply Voltage                    |
| 6    | OUT     | Output                            |
| 7    | OUT     | Output                            |
| 8    | $V_{D}$ | Supply Voltage                    |



Figure 2. Voltage and Current Conventions

Table 2. Connection suggestions for unused and or unconnected pins

| Connection | Input                  | Output      | Current Sense         | Current Sense Enable           |
|------------|------------------------|-------------|-----------------------|--------------------------------|
| Floating   | Х                      | Х           | Not Allowed           | X                              |
| To Ground  | Through 10 kΩ resistor | Not Allowed | Through 1 kΩ Resistor | Through 10 k $\Omega$ resistor |



Figure 3. Pin Configuration (top view)

#### **ELECTRICAL SPECIFICATIONS**

**Table 3. MAXIMUM RATINGS** 

|                                                                                                                                                         |                      | \                     |                    |                                  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--------------------|----------------------------------|--|
| Rating                                                                                                                                                  | Symbol               | Min                   | Max                | Unit                             |  |
| DC Supply Voltage                                                                                                                                       | V <sub>D</sub>       | -0.3                  | 41                 | V                                |  |
| Peak Transient Input Voltage<br>(Load Dump 46 V, V <sub>D</sub> = 14 V, ISO16750–2: 2012 Test B)                                                        | V <sub>peak</sub>    |                       | 48                 | V                                |  |
| Input Voltage                                                                                                                                           | V <sub>IN</sub>      | -10                   | 10                 | V                                |  |
| Input Current                                                                                                                                           | I <sub>IN</sub>      | <b>–</b> 5            | 5                  | mA                               |  |
| Reverse Ground Pin Current                                                                                                                              | I <sub>GND</sub>     |                       | -200               | mA                               |  |
| Output Current (Note 2)                                                                                                                                 | I <sub>OUT</sub>     | -6                    | Internally Limited | Α                                |  |
| CS Current                                                                                                                                              | I <sub>CS</sub>      |                       | 200                | mA                               |  |
| CS Voltage                                                                                                                                              | V <sub>CS</sub>      | V <sub>D</sub> -41    | V <sub>D</sub>     | V                                |  |
| CS_DIS Voltage                                                                                                                                          | V <sub>CS_DIS</sub>  | -10                   | 10                 | V                                |  |
| CS_DIS Current                                                                                                                                          | I <sub>CS_DIS</sub>  | <b>-</b> 5            | 5                  | mA                               |  |
| Power Dissipation T <sub>C</sub> = 25°C (Note 4)                                                                                                        | P <sub>tot</sub>     |                       | 1.49               | W                                |  |
| Electrostatic Discharge (HBM Model 100 pF / 1500 Ω) Input Current Sense Current Sense Enable Output V <sub>D</sub> Charge Device Model CDM-AEC-Q100-011 | V <sub>ESD</sub>     | 4<br>3<br>4<br>3<br>3 |                    | DC<br>kV<br>kV<br>kV<br>kV<br>kV |  |
| Single Pulse Inductive Load Switching Energy (Note 1) (L = 8 mH, V <sub>bat</sub> = 13.5 V; I <sub>L</sub> = 2.8 A, T <sub>J_Start</sub> = 150°C)       | E <sub>AS</sub>      |                       | 42.85              | mJ                               |  |
| Operating Junction Temperature                                                                                                                          | TJ                   | -40                   | +150               | °C                               |  |
| Storage Temperature                                                                                                                                     | T <sub>storage</sub> | -55                   | +150               | °C                               |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Not subjected to production testing

#### **Table 4. THERMAL RESISTANCE RATINGS**

| Parameter                                                                                     | Symbol                                                   | Max. Value     | Units |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------|-------|
| Thermal Resistance Junction-to-Lead Junction-to-Ambient (Note 3) Junction-to-Ambient (Note 4) | R <sub>θJL</sub><br>R <sub>θJA</sub><br>R <sub>θJA</sub> | 32<br>98<br>84 | °C/W  |

<sup>2.</sup> Reverse Output current has to be limited by the load to stay within absolute maximum ratings and thermal performance.

Min. pad size, 1 oz. Cu with backside plane covered with 1 oz. Cu (backside plane not electrically connected).
 2 cm² pad size, 1 oz. Cu with backside plane covered with 1 oz. Cu (backside plane not electrically connected).

# **ELECTRICAL CHARACTERISTICS** ( $8 \le V_D \le 28 \text{ V}; -40^{\circ}\text{C} < T_J < 150^{\circ}\text{C}$ unless otherwise specified)

**Table 5. POWER** 

| Rating                              | Symbol               | Conditions                                                                                         | Min | Тур  | Max | Unit |
|-------------------------------------|----------------------|----------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Operating Supply Voltage            | V <sub>D</sub>       |                                                                                                    | 4.5 | -    | 28  | V    |
| Undervoltage Shutdown               | V <sub>UV</sub>      |                                                                                                    |     | 3.5  | 4.5 | V    |
| Undervoltage Shutdown<br>Hysteresis | V <sub>UV_HYST</sub> |                                                                                                    |     | 0.5  |     | V    |
| On Resistance                       | R <sub>ON</sub>      | I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 25°C                                                      |     |      | 160 | mΩ   |
|                                     |                      | I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 150°C                                                     |     |      | 320 |      |
|                                     |                      | I <sub>OUT</sub> = 1 A, V <sub>D</sub> = 5 V, T <sub>J</sub> = 25°C                                |     |      | 210 |      |
| Supply Current (Note 5)             | I <sub>D</sub>       | OFF-state: $V_D = 13 \text{ V}$ ,<br>$V_{IN} = V_{OUT} = 0 \text{ V}$ , $T_J = 25^{\circ}\text{C}$ |     | 0.01 | 0.5 | μΑ   |
|                                     |                      | ON-state: $V_D = 13 \text{ V}$ ,<br>$V_{IN} = 5 \text{ V}$ , $I_{OUT} = 0 \text{ A}$               |     | 1.9  | 3.5 | mA   |
| Output Leakage Current              | I <sub>L(OFF)</sub>  | V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, V <sub>D</sub> = 13 V, T <sub>J</sub> = 25°C             |     |      | 0.5 | μΑ   |
|                                     |                      | V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, V <sub>D</sub> = 13 V, T <sub>J</sub> = 125°C            |     |      | 0.5 |      |

<sup>5.</sup> Includes PowerMOS leakage current.

Table 6. LOGIC INPUTS ( $V_D = 13.5 \text{ V}; -40^{\circ}\text{C} < T_J < 150^{\circ}\text{C}$ )

|                           |                          |                              |     | Value |     |      |
|---------------------------|--------------------------|------------------------------|-----|-------|-----|------|
| Rating                    | Symbol                   | Conditions                   | Min | Тур   | Max | Unit |
| Input Voltage – Low       | V <sub>IN_LOW</sub>      |                              |     |       | 0.9 | V    |
| Input Current – Low       | I <sub>IN_LOW</sub>      | V <sub>IN</sub> = 0.9 V      | 1   |       |     | μΑ   |
| Input Voltage – High      | V <sub>IN_HIGH</sub>     |                              | 2.1 |       |     | V    |
| Input Current – High      | l <sub>IN_HIGH</sub>     | V <sub>IN</sub> = 2.2 V      |     |       | 10  | μΑ   |
| Input Hysteresis Voltage  | V <sub>IN_HYST</sub>     |                              | 0.2 |       |     | V    |
| Input Clamp Voltage       | V <sub>IN_CL</sub>       | I <sub>IN</sub> = 1 mA       | 12  | 13    | 14  | V    |
|                           |                          | $I_{IN} = -1 \text{ mA}$     | -14 | -13   | -12 | 1    |
| CS_DIS Voltage – Low      | V <sub>CS_DIS_LOW</sub>  |                              |     |       | 0.9 | V    |
| CS_DIS Current – Low      | I <sub>CS_DIS_LOW</sub>  | V <sub>CS_DIS</sub> = 0.9 V  | 1   |       |     | μΑ   |
| CS_DIS Voltage - High     | V <sub>CS_DIS_HIGH</sub> |                              | 2.1 |       |     | V    |
| CS_DIS Current – High     | lcs_dis_high             | V <sub>CS_DIS</sub> = 2.2 V  |     |       | 10  | μΑ   |
| CS_DIS Hysteresis Voltage | V <sub>CS_DIS_HYST</sub> |                              | 0.2 |       |     | V    |
| CS_DIS Clamp Voltage      | V <sub>CS_DIS_CL</sub>   | I <sub>CS_DIS</sub> = 1 mA   | 12  | 13    | 14  | V    |
|                           |                          | $I_{CS_DIS} = -1 \text{ mA}$ | -14 | -13   | -12 | 1    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 7. SWITCHING CHARACTERISTICS  $(T_J = 25^{\circ}C)$ 

|                                  |                                      |                                                                               | Value |      |     |        |
|----------------------------------|--------------------------------------|-------------------------------------------------------------------------------|-------|------|-----|--------|
| Rating                           | Symbol                               | Conditions                                                                    | Min   | Тур  | Max | Unit   |
| Turn-On Delay Time               | t <sub>d_on</sub>                    | to 10% V <sub>OUT</sub> , V <sub>D</sub> = 13 V, R <sub>L</sub> = 13 $\Omega$ |       | 10   |     | μs     |
| Turn-Off Delay Time              | t <sub>d_off</sub>                   | to 90% $V_{OUT}$ , $V_D$ = 13 $V$ , $R_L$ = 13 $\Omega$                       |       | 10   |     | μs     |
| Slew Rate On                     | dV <sub>OUT</sub> /dt <sub>on</sub>  | 10% to 80% $V_{OUT}$ , $V_D$ = 13 $V$ , $R_L$ = 13 $\Omega$                   |       | 0.7  |     | V / μs |
| Slew Rate Off                    | dV <sub>OUT</sub> /dt <sub>off</sub> | 90% to 10% $V_{OUT}$ , $V_D$ = 13 $V$ , $R_L$ = 13 $\Omega$                   |       | 0.7  |     | V / μs |
| Turn-On Switching Loss (Note 6)  | E <sub>on</sub>                      | $V_D = 13 \text{ V}, R_L = 13 \Omega$                                         |       | 0.04 |     | mJ     |
| Turn-Off Switching Loss (Note 6) | E <sub>off</sub>                     | $V_D = 13 \text{ V}, R_L = 13 \Omega$                                         |       | 0.04 |     | mJ     |

<sup>6.</sup> Not subjected to production testing

#### **Table 8. OUTPUT DIODE CHARACTERISTICS**

|                 |                |                                                                            | Value |     |     |      |
|-----------------|----------------|----------------------------------------------------------------------------|-------|-----|-----|------|
| Rating          | Symbol         | Conditions                                                                 | Min   | Тур | Max | Unit |
| Forward Voltage | V <sub>F</sub> | $I_{OUT} = -1 \text{ A, } T_J = 150^{\circ}\text{C, } V_F = V_{OUT} - V_D$ |       |     | 0.7 | V    |

#### Table 9. PROTECTION FUNCTIONS (Note 8)

|                                                                              |                        |                                                                                    | Value                |                      |                     |      |
|------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------|----------------------|----------------------|---------------------|------|
| Rating                                                                       | Symbol                 | Conditions                                                                         | Min                  | Тур                  | Max                 | Unit |
| Temperature Shutdown (Note 7)                                                | T <sub>SD</sub>        |                                                                                    | 150                  | 175                  | 200                 | °C   |
| Temperature Shutdown Hysteresis (T <sub>SD</sub> – T <sub>R</sub> ) (Note 7) | T <sub>SD_HYST</sub>   |                                                                                    |                      | 7                    |                     | °C   |
| Reset Temperature (Note 7)                                                   | T <sub>R</sub>         |                                                                                    | T <sub>R_CS</sub> +1 | T <sub>R_CS</sub> +5 |                     | °C   |
| Thermal Reset of CS_FAULT (Note 7)                                           | T <sub>R_CS</sub>      |                                                                                    | 135                  |                      |                     | °C   |
| DC Output Current Limit                                                      | I <sub>LIM_H</sub>     | V <sub>D</sub> = 13 V                                                              | 6                    | 12                   | 18                  | Α    |
|                                                                              |                        | 5 V < V <sub>D</sub> < 28 V                                                        |                      |                      | 18                  | Α    |
| Short Circuit Current Limit during<br>Thermal Cycling (Note 7)               | I <sub>LIM_L</sub>     | $V_D = 13 \text{ V}$ $T_R < T_J < T_{SD}$                                          |                      | 6.5                  |                     | Α    |
| Switch Off Output Clamp Voltage                                              | V <sub>OUT_CLAMP</sub> | $I_{OUT} = 1 \text{ A}, V_{IN} = 0 \text{ V}, L = 20 \text{ mH}$                   | V <sub>D</sub> – 41  | V <sub>D</sub> – 45  | V <sub>D</sub> – 52 | V    |
| Overvoltage Protection                                                       | V <sub>OV</sub>        | $V_{IN} = 0 \text{ V}, I_D = 20 \text{ mA}$                                        | 41                   | 45                   | 52                  | V    |
| Output Voltage Drop Limitation                                               | V <sub>DS_ON</sub>     | $I_{OUT} = 0.025 \text{ A}, -40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$ |                      | 25                   |                     | mV   |

Table 10. OPEN–LOAD DETECTION (8  $\leq$  V $_D$   $\leq$  18 V)

|                                                       |                       |                                                                                            | Value |     |     |      |
|-------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Rating                                                | Symbol                | Conditions                                                                                 | Min   | Тур | Max | Unit |
| Open-load Off-State Detection<br>Threshold            | V <sub>OL</sub>       | V <sub>IN</sub> = 0 V                                                                      | 2     | _   | 4   | V    |
| Open-load On-State Detection<br>Threshold             | l <sub>OL</sub>       | $V_{IN} = 5 \text{ V}, I_{CS} = 5 \mu A$                                                   | 0.5   |     | 5   | mA   |
| Open-load Detection Delay at Turn-Off                 | t <sub>d_OL_off</sub> |                                                                                            | 100   |     | 800 | μs   |
| Off-State Output Current                              | I <sub>OLOFF1</sub>   | $V_{IN} = 0 \text{ V}, V_{OUT} = V_{OL}$                                                   | -3    |     | 3   | μΑ   |
| Output rising edge to CS rising edge during open–load | t <sub>D_OL</sub>     | $V_{OUT} = 4 \text{ V}, V_{IN} = 0 \text{ V},$<br>$V_{CS} = 90\% \text{ of } V_{CS\_HIGH}$ |       |     | 20  | μs   |

<sup>7.</sup> Not subjected to production testing.8. To ensure long term reliability during overload or short circuit conditions, protection and related diagnostic signals must be used together with a fitting hardware & software strategy. If the device operates under abnormal conditions, this hardware & software solution must limit the duration and number of activation cycles.

Table 11. CURRENT SENSE CHARACTERISTICS (8  $\leq$  V $_D$   $\leq$  18 V)

|                                                            |                                  |                                                                                                                                                                     |     | Value |     |                                       |  |
|------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|---------------------------------------|--|
| Rating                                                     | Symbol                           | Conditions                                                                                                                                                          | min | typ   | max | Unit                                  |  |
| Current Sense Ratio                                        | K <sub>0</sub>                   | $I_{OUT} = 0.025 \text{ A}, V_{CS} = 0.5 \text{ V},$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                               | 260 | 490   | 760 | I <sub>OUT</sub><br>/ I <sub>CS</sub> |  |
| Current Sense Ratio                                        | K <sub>1</sub>                   | $I_{OUT} = 0.35 \text{ A}, V_{CS} = 0.5 \text{ V},$<br>$T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$                                                        | 310 | 465   | 620 |                                       |  |
|                                                            |                                  | $I_{OUT} = 0.35 \text{ A}, V_{CS} = 0.5 \text{ V},$<br>$T_{J} = 25^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                                 | 360 | 465   | 545 |                                       |  |
| Current Sense Ratio Drift (Note 9)                         | $\Delta K_1 / K_1$               | $I_{OUT} = 0.35 \text{ A}, V_{CS} = 0.5 \text{ V},$<br>$T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$                                                        | -11 |       | 11  | %                                     |  |
| Current Sense Ratio                                        | K <sub>2</sub>                   | $I_{OUT} = 0.5 \text{ A}, V_{CS} = 4 \text{ V},$<br>$T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$                                                           | 350 | 455   | 570 |                                       |  |
|                                                            |                                  | $I_{OUT} = 0.5 \text{ A}, V_{CS} = 4 \text{ V},$<br>$T_{J} = 25^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                                    | 380 | 455   | 530 |                                       |  |
| Current Sense Ratio Drift (Note 9)                         | ΔK <sub>2</sub> / K <sub>2</sub> | $I_{OUT} = 0.5 \text{ A}, T_{J} = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                                                              | -8  |       | 8   | %                                     |  |
| Current Sense Ratio                                        | K <sub>3</sub>                   | $I_{OUT} = 1.5 \text{ A}, V_{CS} = 4 \text{ V},$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                                   | 405 | 455   | 505 |                                       |  |
|                                                            |                                  | I <sub>OUT</sub> = 1.5 A, V <sub>CS</sub> = 4 V,<br>T <sub>J</sub> = 25°C to 150°C                                                                                  | 415 | 455   | 495 |                                       |  |
| Current Sense Ratio Drift (Note 9)                         | $\Delta K_3 / K_3$               | $I_{OUT} = 1.5 \text{ A}, T_{J} = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$                                                                              | -4  |       | 4   | %                                     |  |
| Current Sense Leakage Current                              | CS <sub>IIkg</sub>               | $I_{OUT} = 0 \text{ A}, V_{CS} = 0 \text{ V}$<br>$V_{CS\_DIS} = 5 \text{ V}, V_{IN} = 0 \text{ V}$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ |     |       | 1   | μΑ                                    |  |
|                                                            |                                  | $I_{OUT} = 0 \text{ A}, V_{CS} = 0 \text{ V}$<br>$V_{CS\_DIS} = 0 \text{ V}, V_{IN} = 5 \text{ V}$<br>$T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$         |     |       | 2   |                                       |  |
|                                                            |                                  | $I_{OUT} = 1 \text{ A}, V_{CS} = 0 \text{ V}$<br>$V_{CS\_DIS} = 5 \text{ V}, V_{IN} = 5 \text{ V}$<br>$T_{J} = -40^{\circ}\text{C to } 150^{\circ}\text{C}$         |     |       | 1   |                                       |  |
| CS Max Voltage                                             | CS <sub>Max</sub>                | R <sub>CS</sub> = 10 KΩ, I <sub>OUT</sub> = 1 A                                                                                                                     | 5   |       |     | V                                     |  |
| Current Sense Voltage in Fault Condition (Note 10)         | V <sub>CS_FAULT</sub>            | $V_D = 13 \text{ V}, R_{CS} = 3.9 \text{ k}\Omega$                                                                                                                  |     | 8     |     | V                                     |  |
| Current Sense Current in Fault Condition (Note 10)         | I <sub>CS_FAULT</sub>            | V <sub>D</sub> = 13 V, V <sub>CS</sub> = 5 V                                                                                                                        |     | 15    |     | mA                                    |  |
| CS_DIS Low to CS High Delay Time                           | t <sub>CS_HIGH1</sub>            | V <sub>CS</sub> < 4 V, 0.025 A < I <sub>OUT</sub> < 1.5 A<br>I <sub>CS</sub> = 90% of I <sub>CS</sub> Max                                                           |     | 40    | 100 | μS                                    |  |
| CS_DIS High to CS Low Delay Time                           | t <sub>CS_LOW1</sub>             | V <sub>CS</sub> < 4 V, 0.025 A < I <sub>OUT</sub> < 1.5 A<br>I <sub>CS</sub> = 10% of I <sub>CS</sub> Max                                                           |     | 5     | 20  | μS                                    |  |
| V <sub>IN</sub> High to CS High Delay Time                 | t <sub>CS_HIGH2</sub>            | V <sub>CS</sub> < 4 V, 0.025 A < I <sub>OUT</sub> < 1.5 A<br>I <sub>CS</sub> = 90% of I <sub>CS</sub> Max                                                           |     | 30    | 160 | μS                                    |  |
| V <sub>IN</sub> Low to CS Low Delay Time                   | t <sub>CS_LOW2</sub>             | V <sub>CS</sub> < 4 V, 0.025 A < I <sub>OUT</sub> < 1.5 A<br>I <sub>CS</sub> = 10% of I <sub>CS</sub> Max                                                           |     | 80    | 250 | μS                                    |  |
| Delay Time I <sub>D</sub> Rising Edge to Rising Edge of CS | $\Delta$ t <sub>CS_HIGH2</sub>   | $V_{CS}$ < 4 V, $I_{CS}$ = 90% of $I_{CS}$ Max, $I_{OUT}$ = 90% of $I_{OUTmax}$ , $I_{OUTmax}$ = 1.5 A                                                              |     |       | 110 | μS                                    |  |

<sup>9.</sup> Not subjected to production testing.10. The following fault conditions are: Overtemperature, Power Limitation, and OFF State Open–Load Detection.

**Table 12. TRUTH TABLE** 

| Conditions              | Input  | Output                        | CS (V <sub>CS_DIS</sub> = 0 V) (Note 11)                 |
|-------------------------|--------|-------------------------------|----------------------------------------------------------|
| Normal Operation        | L      | L                             | 0                                                        |
|                         | H      | H                             | I <sub>CS</sub> = I <sub>OUT</sub> /K <sub>NOMINAL</sub> |
| Over-temperature        | L      | L                             | 0                                                        |
|                         | H      | L                             | V <sub>CS_FAULT</sub>                                    |
| Under-voltage           | L<br>H | L<br>L                        | 0 0                                                      |
| Overload                | H      | H (no active current mgmt)    | I <sub>CS</sub> = I <sub>OUT</sub> /K <sub>NOMINAL</sub> |
|                         | H      | Cycling (active current mgmt) | V <sub>CS</sub> _FAULT                                   |
| Short circuit to Ground | L      | L                             | 0                                                        |
|                         | H      | L                             | Vcs_fault                                                |
| OFF State Open-Load     | L      | Н                             | V <sub>CS_FAULT</sub>                                    |

<sup>11.</sup> If the V<sub>CS\_DIS</sub> is high, the Current Sense output is at a high impedance, its potential depends on leakage currents and external circuitry.

#### **ELECTRICAL CHARACTERISTICS WAVEFORMS AND GRAPHS**



Figure 4. Switching Characteristics



Figure 5. Normal Operation with Current Sense Timing Characteristics



Figure 6. Delay Response from Rising Edge of  $I_{OUT}$  and Rising Edge of CS (for CS\_EN = 5V)



Figure 7. OFF-State Open-Load Flag Delay Timing



Figure 8. Off-State Open-Load with added external components



Figure 9. Voltage Drop Limitation for VDS\_ON







Figure 11. Maximum Current Sense Ratio Drift vs Load Current



Figure 12. Short to GND or Overload



Figure 13. How  $T_J$  Progresses During Short to GND or Overload



Figure 14. Discontinuous Overload or Short to GND



Figure 15. Short Circuit from OUT to VD



Figure 16. Output Leakage Current vs. VD Voltage & Temperature, VOUT = 0 V



Figure 17. Input Current vs. Temperature



Figure 18. Input Clamp Voltage (Positive) vs. Temperature



Figure 19. Input Clamp Voltage (Negative) vs. Temperature



Figure 20. V<sub>IN</sub> Threshold High vs. Temperature



Figure 21. V<sub>IN</sub> Threshold Low vs. Temperature



Temperature



Figure 24.  $R_{ON}$  vs. Temperature &  $V_D$  Voltage

Figure 25. Undervoltage Shutdown vs. **Temperature** 



Figure 26. Slew Rate On vs. Temperature

Figure 27. Slew Rate Off vs. Temperature



Figure 28. Current Limit vs. Temperature,  $V_D = 13.5 \text{ V}$ 

Figure 29. CS\_DIS Threshold High vs. Temperature



Figure 30. CS\_DIS Threshold Low vs. Temperature

Figure 31. CS\_DIS Clamp Voltage (Positive) vs. Temperature



Figure 32. CS\_DIS Clamp Voltage (Negative) vs. Temperature

# ISO 7637-2: 2011(E) PULSE TEST RESULTS

| ISO<br>7637-2:2011        | Test Seve                                                                                                                                                                                                                                                   | rity Levels      |                              |                            |                         |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------|----------------------------|-------------------------|
| Test Pulse                | III                                                                                                                                                                                                                                                         | IV               | Delays and Impedance         | # of Pulses or Test Time   | Pulse / Burst rep. time |
| 1                         | -112                                                                                                                                                                                                                                                        | -150             | 2 ms, 10 Ω                   | 500 pulses                 | 0.5 s                   |
| 2a                        | 55                                                                                                                                                                                                                                                          | 112              | 0.05 ms, 2 $\Omega$          | 500 pulses                 | 0.5 s                   |
| 3a                        | -165                                                                                                                                                                                                                                                        | -220             | 0.1 us, 50 Ω                 | 1 h                        | 100 ms                  |
| 3b                        | 112                                                                                                                                                                                                                                                         | 150              | 0.1 us, 50 Ω                 | 1 h                        | 100 ms                  |
| ISO                       | Test R                                                                                                                                                                                                                                                      | esults           |                              |                            |                         |
| 7637-2:2011<br>Test Pulse | III                                                                                                                                                                                                                                                         | IV               |                              |                            |                         |
| 1                         |                                                                                                                                                                                                                                                             | А                |                              |                            |                         |
| 2a                        | А                                                                                                                                                                                                                                                           | E                |                              |                            |                         |
| 3a                        |                                                                                                                                                                                                                                                             | А                |                              |                            |                         |
| 3b                        |                                                                                                                                                                                                                                                             | А                |                              |                            |                         |
| Class                     |                                                                                                                                                                                                                                                             |                  | Functional                   | Status                     |                         |
| Α                         | All functions of                                                                                                                                                                                                                                            | a device perform | as designed during and after | r exposure to disturbance. |                         |
| В                         | All functions of a device perform as designed during exposure. However, one or more of them can go beyond specified tolerance. All functions return automatically to within normal limits after exposure is removed. Memory functions shall remain class A. |                  |                              |                            |                         |
| С                         | One or more functions of a device do not perform as designed during exposure but return automatically to normal operation after exposure is removed.                                                                                                        |                  |                              |                            |                         |
| D                         | One or more functions of a device do not perform as designed during exposure and do not return to normal operation until exposure is removed and the device is reset by simple "operator/use" action.                                                       |                  |                              |                            |                         |
| E                         | One or more functions of a device do not perform as designed during and after exposure and cannot be returned to proper operation without replacing the device.                                                                                             |                  |                              |                            |                         |

#### **Application Information**



Figure 33. Application Schematic

#### **Loss of Ground Protection**

When device or ECU ground connection is lost and load is still connected to ground, the device will turn the output OFF. In loss of ground state, the output stage is held OFF independent of the state of the input. Input resistors are recommended between the device and microcontroller.

#### **Reverse Battery Protection**

Solution 1: Resistor in the GND line only (no parallel Diode)
The following calculations are true for any type of load.

In the case for no diode in parallel with  $R_{GND}$ , the calculations below explain how to size the resistor.

Consider the following parameters:  $-I_{GND}$  Maximum = 200 mA for up to  $-V_D = 32$  V.

Where  $-I_{GND}$  is the DC reverse current through the GND pin and  $-V_D$  is the DC reverse battery voltage.

$$-I_{GND} = \frac{-V_D}{R_{GND}}$$
 (eq. 1)

Since this resistor can be used amongst multiple High–Side devices, please take note the sum of the maximum active GND currents ( $I_{GND(On)max}$ ) for each device when sizing the resistor. Please note that if the microprocessor GND is not shared by the device GND, then  $R_{GND}$  produces a shift of ( $I_{GND(On)max} * R_{GND}$ ) in the input thresholds and CS output values. If the calculated power dissipation leads to too large of a resistor size or several devices have to share the same resistor, please look at the second solution for Reverse Battery Protection. Refer to the figure below for selecting the proper  $R_{GND}$ .

# NCV84160 Reverse Battery Considerations Normal Operation VIN = 5 V, Reverse Battery = 32 V



Figure 34. Reverse Battery R<sub>GND</sub> Considerations

# Solution 2: Diode (DGND) in parallel with RGND in the ground line.

A resistor value of  $R_{GND}=1$  kOhm should be selected and placed in parallel to  $D_{GND}$  if the device drives an inductive load. The diode ( $D_{GND}$ ) provides a ~600–700 mV shift in the input threshold and current sense values if the micro controller ground is not common to the device ground. This shift will not vary even in the case of multiple high–side devices using the same resistor/diode network.

#### **Undervoltage Protection**

The device has two under–voltage threshold levels,  $V_{D\_MIN}$  and  $V_{UV}$ . Switching function (ON/OFF) requires supply voltage to be at least  $V_{D\_MIN}$ . The device features a lower supply threshold  $V_{UV}$ , above which the output can remain in ON state. While all protection functions are guaranteed when the switch is ON, diagnostic functions are operational only within nominal supply voltage range  $V_{D}$ .



Figure 35. Undervoltage Behavior

#### **Overvoltage Protection**

The NCV84160 has two Zener diodes ZV<sub>D</sub> and ZCS, which provide integrated overvoltage protection. ZVD protects the logic block by clamping the voltage between supply pin V<sub>D</sub> and ground pin GND to VZV<sub>D</sub>. ZCS limits voltage at current sense pin CS to V<sub>D</sub> – VZCS. The output power MOSFET's output clamping diodes provide protection by clamping the voltage across the MOSFET (between V<sub>D</sub> pin and OUT pin) to VCLAMP. During overvoltage protection, current flowing through ZVD, ZCS and the output clamp must be limited. Load impedance ZL limits the current in the body diode ZBody. In order to limit the current in  $ZV_D$  a resistor, RGND (150  $\Omega$ ), is required in the GND path. External resistors RCS and RSENSE limit the current flowing through ZCS and out of the CS pin into the micro-controller I/O pin. With RGND, the GND pin voltage is elevated to V<sub>D</sub> - VZV<sub>D</sub> when the supply voltage V<sub>D</sub> rises above VZV<sub>D</sub>. ESD diodes ZESD pull up the voltage at logic pins IN, CS\_Dis close to the GND pin voltage V<sub>D</sub> -VZV<sub>D</sub>. External resistors RIN, and RCS\_DIS are required to limit the current flowing out of the logic pins into the micro-controller I/O pins. During overvoltage exposure, the device transitions into a self-protection state, with automatic recovery after the supply voltage comes back to the normal operating range. The specified parameters as well as short circuit robustness and energy capability cannot be guaranteed during overvoltage exposure.

#### **Overload Protection**

Current limitation as well as over-temperature shutdown mechanisms are integrated into the NCV84160 to provide protection from overload conditions such as bulb inrush or short to ground.

#### **Current Limitation**

In case of overload, the NCV84160 limits the current in the output power MOSFET to a safe value. Due to high power dissipation during current limitation, the device's junction temperature increases rapidly. In order to protect the device, the output driver is shut down by one of the two over–temperature protection mechanisms. The output current limitation level is dependent on the drain–to–source voltage of the power MOSFET. If the input remains active during the shutdown, the output power MOSFET will automatically be re–activated after a minimum OFF time or when the junction temperature returns to a safe level.

#### **Output Clamping with Inductive Load Switch Off:**

The output voltage V<sub>OUT</sub> drops below GND potential when switching off inductive loads. This is because the inductance develops a negative voltage across the load in response to a decaying current. The integrated clamp of the device clamps the negative output voltage to a certain level relative to the supply voltage V<sub>BAT</sub>. During output clamping with inductive load switch off, the energy stored in the inductance is rapidly dissipated in the device resulting in high power dissipation. This is a stressful condition for the device and the maximum energy allowed for a given load inductance should not be exceeded in any application.



Figure 36. Inductive Load Switching



Figure 37. Maximum Switch–Off Current vs. Load Inductance,  $V_D$  = 13.5 V;  $R_L$  = 0  $\Omega$ 

#### **Open Load Detection in OFF State**

Open load diagnosis in the OFF-state can be performed by activating an external resistive pull-up path (RPU) to VBAT. To calculate the pull-up resistance, external leakage currents (designed pull-down resistance, humidity-induced leakage etc) as well as the open load threshold voltage VOL have to be taken into account.



Figure 38. Off State Open Load Detection Circuit

#### **Current Sense in PWM Mode**

While operating in PWM mode, the current sense functionality can be used, but the timing of the input signal and the response time of the current sense need to be considered. When operating in PWM mode, the following performance is to be expected. The CS\_DIS pin should be left low to eliminate any unnecessary delay time to the circuit. When  $V_{\rm IN}$  switches from low to high, there will be

a typical delay (tCS\_High2) before the current sense responds. Once this timing delay has passed, the rise time of the current sense output ( $\Delta t$ CS\_High2) also needs to be considered. When  $V_{IN}$  switches from high to low a delay time (tCS\_Low1) needs to be considered. As long as these timing delays are allowed, the current sense pin can be operated in PWM mode.

#### PACKAGE AND PCB THERMAL DATA (Note 1)



Figure 39. Junction to Ambient Transient Thermal Impedance (Min. Pad Cu Area)



Figure 40. Junction to Ambient Transient Thermal Impedance (2 cm<sup>2</sup> Cu Area)

1. PCB FR4 Area = 4.8 cm x 4.8 cm, PCB Thickness = 1.6 mm, backside plane covered with 1 oz. Cu (backside plane not electrically connected)



**DATE 16 FEB 2011** 



XS

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
- PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |
| Ν   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

#### **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



(mm inches \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location Α = Wafer Lot

= Year

= Work Week W = Pb-Free Package



XXXXXX = Specific Device Code

= Assembly Location Α

WW = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B               | Electronic versions are uncontrolled except when                                                      |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                             |
| DESCRIPTION:     | SOIC-8, NB                | PAGE 1 OF 3                                                                                           |

#### SOIC-8 NB CASE 751-07 ISSUE AK

# **DATE 16 FEB 2011**

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1               | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1              | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd      | STYLE 8:  PIN 1. COLLECTOR, DIE #1  2. BASE, #1  3. BASE, #2  4. COLLECTOR, #2  5. COLLECTOR, #2  6. EMITTER, #2  7. EMITTER, #1  8. COLLECTOR, #1                      |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                               | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | 4. LINE 2 IN                                                                                                                          | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                              | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                       |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B               | Electronic versions are uncontrolled except when                                                      |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                             |
| DESCRIPTION:     | SOIC-8. NB                | PAGE 2 OF 3                                                                                           |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 98ASB42564      | R       |

#### PAGE 3 OF 3

| ISSUE | REVISION                                                                     | DATE        |
|-------|------------------------------------------------------------------------------|-------------|
| AB    | ADDED STYLE 25. REQ. BY S. CHANG.                                            | 15 MAR 2004 |
| AC    | ADDED CORRECTED MARKING DIAGRAMS. REQ. BY S. FARRETTA.                       | 13 AUG 2004 |
| AD    | CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY S. FARRETTA.                 | 18 NOV 2004 |
| AE    | UPDATED SCALE ON FOOTPRINT. REQ. BY S. WEST.                                 | 31 JAN 2005 |
| AF    | UPDATED MARKING DIAGRAMS. REQ. BY S. WEST. ADDED STYLE 26. REQ. BY S. CHANG. | 14 APR 2005 |
| AG    | ADDED STYLE 27. REQ. BY S. CHANG.                                            | 30 JUN 2005 |
| AH    | ADDED STYLE 28. REQ. BY S. CHANG.                                            | 09 MAR 2006 |
| AJ    | ADDED STYLE 29. REQ. BY D. HELZER.                                           | 19 SEP 2007 |
| AK    | ADDED STYLE 30. REQ. BY I. CAMBALIZA.                                        | 16 FEB 2011 |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |
|       |                                                                              |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative