# **MOSFET** - Power, Dual, N-Channel, SOIC-8 30 V, 7.5 A ### **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - Dual SOIC-8 Surface Mount Package Saves Board Space - This is a Pb-Free Device ## **Applications** - Disk Drives - DC-DC Converters - Printers ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Rating | | | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|-----------------|-------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 30 | V | | Gate-to-Source Voltage | | | $V_{GS}$ | ±20 | V | | Continuous Drain | | T <sub>A</sub> = 25°C | Ι <sub>D</sub> | 5.5 | Α | | Current R <sub>θJA</sub> (Note 1) | | T <sub>A</sub> = 70°C | | 4.4 | | | Power Dissipation R <sub>0</sub> JA (Note 1) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.14 | W | | Continuous Drain | | T <sub>A</sub> = 25°C | $I_{D}$ | 4.5 | Α | | Current R <sub>θJA</sub> (Note 2) | Steady | T <sub>A</sub> = 70°C | | 3.5 | | | Power Dissipation R <sub>0JA</sub> (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 0.68 | W | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 7.5 | Α | | Current R <sub>θJA</sub> t < 10 s<br>(Note 1) | | T <sub>A</sub> = 70°C | | 6.0 | | | Power Dissipation $R_{\theta JA} t < 10 s \text{ (Note 1)}$ | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.95 | W | | Pulsed Drain Current | | = 25°C,<br>= 10 μs | I <sub>DM</sub> | 30 | Α | | Operating Junction and Storage Temperature | | T <sub>J</sub> , T <sub>STG</sub> | -55 to<br>+150 | °C | | | Source Current (Body Diode) | | | I <sub>S</sub> | 2.0 | Α | | Single Pulse Drain-to-Source Avalanche Energy $T_J$ = 25°C, $V_{DD}$ = 30 V, $V_{GS}$ = 10 V, $I_L$ = 7.5 $A_{pk}$ , $L$ = 1.0 mH, $R_G$ = 25 $\Omega$ | | EAS | 28 | mJ | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | # ON Semiconductor® ### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> Max | I <sub>D</sub> Max | |----------------------|-------------------------|--------------------| | 30 V | 24 mΩ @ 10 V | 7.5 A | | | 36 mΩ @ 4.5 V | 7.671 | ### N-Channel ### MARKING DIAGRAM **& PIN ASSIGNMENT** SOIC-8 **CASE 751** STYLE 11 4840N = Device Code = Assembly Location = Year WW = Work Week = Pb-Free Package ### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------|-----------------------| | NTMD4840NR2G | SOIC-8<br>(Pb-Free) | 2500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ### THERMAL RESISTANCE RATINGS | Rating | Symbol | Max | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 110 | | | Junction-to-Ambient – t≤10 s (Note 1) | $R_{\theta JA}$ | 64 | °C/W | | Junction-to-FOOT (Drain) | $R_{\theta JF}$ | 40 | C/VV | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 183.5 | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Surface—mounted on FR4 board using 1 inch sq pad size, 1 oz Cu. 2. Surface—mounted on FR4 board using the minimum recommended pad size. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)jk | Characteristic | Symbol | Test Condition | | Min | Тур | Max | Unit | |-----------------------------------------------------------|--------------------------------------|----------------------------------------------------|-------------------------------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | - | | | | - | | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 30 | | | V | | Drain-to-Source Breakdown Voltage Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 18 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 100°C | | | 1.0 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, V <sub>G</sub> | , | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | .433 | 105 0 1, 10 | 35 | | | | 1 | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>E</sub> | s = 250 μΔ | 1.5 | | 3.0 | V | | Negative Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | VGS - VDS, 1L | j = 200 μ/ ( | 1.0 | 6.0 | 0.0 | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V | I <sub>D</sub> = 6.9 A | | 16 | 24 | + | | | DO(011) | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 5.0 A | | 26 | 36 | mΩ | | Forward Transconductance | 9FS | V <sub>DS</sub> = 1.5 V, | I <sub>D</sub> = 6.9 A | | 15 | | S | | CHARGES, CAPACITANCES AND GATE F | RESISTANCE | • | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | 520 | | | | Output Capacitance | C <sub>OSS</sub> | V <sub>GS</sub> = 0 V, f = 1.0 N | MHz, V <sub>DS</sub> = 15 V | | 140 | | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 70 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 4.8 | | | | Threshold Gate Charge | Q <sub>G(TH)</sub> | ., 45././ | 45.771 00.4 | | 1.1 | | nC | | Gate-to-Source Charge | Q <sub>GS</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} =$ | 15 V, I <sub>D</sub> = 6.9 A | | 2.1 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 1.9 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = | 15 V, I <sub>D</sub> = 6.9 A | | 9.5 | | nC | | SWITCHING CHARACTERISTICS (Note 4) | | | | | _ | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 7.6 | | | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 10 V, V | nn = 15 V, | | 5.0 | | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | I <sub>D</sub> = 1.0 A, R | | | 17 | | | | Fall Time | t <sub>f</sub> | | | | 3.0 | | | | DRAIN-TO-SOURCE CHARACTERISTICS | 3 | | | | | | | | Forward Diode Voltage | $V_{SD}$ | V <sub>GS</sub> = 0 V | T <sub>J</sub> = 25°C | | 0.76 | 1.0 | V | | | | $I_D = 2.0 A$ | T <sub>J</sub> = 125°C | | 0.58 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | 1 - | | | 12.5 | | | | Charge Time | Ta | $V_{GS} = 0 \text{ V, } d_{IS}/d_{IS}$ | <sub>t</sub> = 100 A/μs, | | 7.3 | | ns | | Discharge Time | T <sub>b</sub> | I <sub>S</sub> = 2.0 A | | | 5.2 | | 1 | | Reverse Recovery Time | $Q_{RR}$ | | | | 6.0 | | nC | | PACKAGE PARASITIC VALUES | | | | | | | | | Source Inductance | L <sub>S</sub> | T <sub>A</sub> = 25°C | | | 0.66 | | nH | | Drain Inductance | L <sub>D</sub> | | | | 0.20 | | nΗ | | Gate Inductance | L <sub>G</sub> | | | | 1.50 | | nH | | Gate Resistance | $R_{G}$ | | | | 2.0 | 3.0 | Ω | Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ### **TYPICAL PERFORMANCE CURVES** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage ### **TYPICAL PERFORMANCE CURVES** Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature ### PACKAGE DIMENSIONS # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering Mounting Techniques Reference Manual, SOLDERRM/D. #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE - MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | ERS INCH | | | | |-----|-------------|------|----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | | G | 1.27 BSC | | 0.05 | 0 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | | #### STYLE 11: - SOURCE 1 - GATE 1 SOURCE 2 - GATE 2 - DRAIN 2 - DRAIN 2 - DRAIN 1 DRAIN 1 details, please download the ON Semiconductor Soldering and ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative