# **Power MOSFET** 100 V, 12.2 m $\Omega$ , 54 A, Single N–Channel

# Features

- Small Footprint (5x6 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

| MAXIMUM RA                                                          | TINGS                   | (T <sub>J</sub> = 25° | C unless otherw                   | vise noted)     |       |      |
|---------------------------------------------------------------------|-------------------------|-----------------------|-----------------------------------|-----------------|-------|------|
|                                                                     | Parameter               |                       |                                   |                 | Value | Unit |
| Drain-to-Sourc                                                      | Drain-to-Source Voltage |                       |                                   |                 | 100   | V    |
| Gate-to-Source                                                      | Gate-to-Source Voltage  |                       |                                   | V <sub>GS</sub> | ±20   | V    |
| Continuous Dra                                                      | in                      |                       | $T_C = 25^{\circ}C$               | ۱ <sub>D</sub>  | 54    | А    |
| Current R <sub>0JC</sub><br>(Notes 1, 3)                            |                         | Steady<br>State       | T <sub>C</sub> = 100°C            |                 | 38    |      |
| Power Dissipati $R_{\theta JC}$ (Note 1)                            | on                      | Sidle                 | T <sub>C</sub> = 25°C             | PD              | 79    | W    |
| Continuous Dra<br>Current R <sub>0JA</sub><br>(Notes 1, 2, 3)       |                         |                       | T <sub>A</sub> = 25°C             | ID              | 10.5  | A    |
| Power Dissipation $R_{\theta JA}$ (Notes 1 &                        |                         | State                 | $T_A = 25^{\circ}C$               | PD              | 3.0   | W    |
| Pulsed Drain Cu                                                     | urrent                  | T <sub>A</sub> = 25°  | C, t <sub>p</sub> = 100 μs        | I <sub>DM</sub> | 163   | А    |
| Operating Junction and Storage Temperature                          |                         |                       | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+ 175 | °C    |      |
| Single Pulse Drain-to-Source Avalanche Energy ( $I_{L(pk)} = 6 A$ ) |                         |                       | E <sub>AS</sub>                   | 54              | mJ    |      |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)   |                         |                       |                                   | ΤL              | 260   | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case - Steady State             | $R_{\theta JC}$ | 1.9   | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 50    |      |

The entire application environment impacts the thermal resistance values shown, 1. they are not constants and are only valid for the particular conditions noted.

2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.

3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.



# **ON Semiconductor®**

# www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 100 V                | 12.2 m $\Omega$ @ 10 V  | 54 A               |
|                      | 18.3 mΩ @ 4.5 V         | 5 <del>4</del> A   |





### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 3 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                                   | Test Condition                                                           |                            | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------|----------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                          |                                                                          |                            |     |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                     | $V_{GS}$ = 0 V, I <sub>D</sub> = 250 $\mu$ A                             |                            | 100 |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> |                                                                          |                            |     | 60   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                         | $V_{GS} = 0 V,$                                                          | T <sub>J</sub> = 25 °C     |     |      | 1.0  | μΑ    |
|                                                              |                                          | V <sub>DS</sub> = 100 V                                                  | T <sub>J</sub> = 125°C     |     |      | 250  |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                         | $V_{DS}$ = 0 V, $V_{GS}$ = 20 V                                          |                            |     |      | 100  | nA    |
| ON CHARACTERISTICS (Note 4)                                  |                                          |                                                                          |                            |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                      | $V_{GS} = V_{DS}, I_D =$                                                 | 282 μA                     | 1.2 | 1.7  | 2.2  | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub>      |                                                                          |                            |     | -5.0 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                      | V <sub>GS</sub> = 10 V                                                   | I <sub>D</sub> = 14 A      |     | 9.7  | 12.2 | - mΩ  |
|                                                              |                                          | V <sub>GS</sub> = 4.5 V                                                  | I <sub>D</sub> = 11 A      |     | 13.3 | 18.3 |       |
| Forward Transconductance                                     | 9 <sub>FS</sub>                          | V <sub>DS</sub> =5 V, I <sub>D</sub> =                                   | = 14 A                     |     | 51   |      | S     |
| CHARGES, CAPACITANCES & GATE RE                              | SISTANCE                                 |                                                                          |                            |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                         |                                                                          |                            |     | 1338 |      |       |
| Output Capacitance                                           | C <sub>OSS</sub>                         | V <sub>GS</sub> = 0 V, f = 1 MHz                                         | z, V <sub>DS</sub> = 50 V  |     | 521  |      | pF    |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                         |                                                                          |                            |     | 9.0  |      |       |
| Gate Resistance                                              | R <sub>G</sub>                           |                                                                          |                            | 0.1 | 0.5  | 3    | Ω     |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                      | $V_{GS}$ = 4.5 V, $V_{DS}$ = 50 V; $I_{D}$ = 14 A                        |                            |     | 9.0  |      | nC    |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                      | $V_{GS}$ = 10 V, $V_{DS}$ = 50 V; $I_{D}$ = 14 A                         |                            |     | 19   |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                       |                                                                          |                            |     | 2.0  |      | nC    |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                          |                                                                          |                            |     | 3.0  |      |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                          | $V_{GS} = 10 \text{ V}, \text{ V}_{DS} = 50$                             | J V; I <sub>D</sub> = 14 A |     | 3.0  |      |       |
| Plateau Voltage                                              | V <sub>GP</sub>                          |                                                                          |                            |     | 2.7  |      | V     |
| Output Charge                                                | Q <sub>OSS</sub>                         | $V_{GS}$ = 0 V, $V_{DS}$ = 50 V                                          |                            |     | 35   |      | nC    |
| Total Gate Charge Sync                                       | Q <sub>SYNC</sub>                        | V <sub>GS</sub> = 0 to 10 V, V <sub>DS</sub> = 0 V                       |                            |     | 17   |      | nC    |
| SWITCHING CHARACTERISTICS (Note 5                            | )                                        |                                                                          |                            |     |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                       |                                                                          |                            |     | 9.0  |      |       |
| Rise Time                                                    | t <sub>r</sub>                           | $V_{GS}$ = 10 V, $V_{DS}$ = 50 V, $I_{D}$ = 14 A, $R_{G}$ = 6.0 $\Omega$ |                            |     | 10   |      | - ns  |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                      |                                                                          |                            |     | 25   |      |       |
| Fall Time                                                    | t <sub>f</sub>                           |                                                                          |                            |     | 5.0  |      |       |
| DRAIN-SOURCE DIODE CHARACTERIS                               | TICS                                     |                                                                          |                            |     | •    |      |       |
| Source to Drain Diode Forward Voltage                        | V <sub>SD</sub>                          | $V_{GS} = 0 V, I_{S} = 2 A$                                              | (Note 7)                   |     | 0.7  | 1.2  | V     |
|                                                              |                                          | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 14 A                             | (Note 7)                   |     | 0.8  | 1.3  |       |
| Reverse Recovery Time                                        | t <sub>rr</sub>                          | - I <sub>F</sub> = 7 A, di/dt = 300 A/μs                                 |                            |     | 20   |      | ns    |
| Reverse Recovery Charge                                      | Q <sub>rr</sub>                          |                                                                          |                            |     | 33   |      | nC    |
| Reverse Recovery Time                                        | t <sub>rr</sub>                          | I <sub>F</sub> = 7 A, di/dt = 1000 A/μs                                  |                            |     | 14   |      | ns    |
| Reverse Recovery Charge                                      | Q <sub>rr</sub>                          |                                                                          |                            |     | 76   |      | nC    |

performance may not be indicated by the Electrical Characteristics if operated under different conditions, t 4. Pulse Test: pulse width  $\leq 300 \ \mu$ s, duty cycle  $\leq 2\%$ . 5. Switching characteristics are independent of operating junction temperatures.

NOTES:

6.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 × 1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.

a minimum pad of 2 oz copper.



- 7. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 8.  $E_{AS}$  of 54 mJ is based on starting  $T_J = 25^{\circ}$ C; L = 3 mH,  $I_{AS} = 6$  A,  $V_{DD} = 100$  V,  $V_{GS} = 10$  V. 100% test at L = 0.3 mH,  $I_{AS} = 14$  A. 9. Pulsed  $I_D$  please refer to Figure 11 SOA graph for more details.
- 10. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal
- & electro-mechanical application board design.

#### **DEVICE ORDERING INFORMATION**

| Device            | Marking | Package           | Shipping <sup>†</sup> |
|-------------------|---------|-------------------|-----------------------|
| NTMFS015N10MCLT1G | 015L10  | DFN5<br>(Pb–Free) | 1500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)



Figure 1. On Region Characteristics



Figure 2. Normalized On–Resistance vs. Drain Current and Gate Voltage







Figure 5. Transfer Characteristics



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

#### **TYPICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature





# TYPICAL CHARACTERISTICS (continued)



Figure 13. Junction-to-Case Transient Thermal Response Curve

#### PACKAGE DIMENSIONS



details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, specifications can and do vary in different applications and actual performance may vary over time. All operating parameters which may be provided in ON Semiconductor data sheets and/or application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit

Sales Representative

Phone: 421 33 790 2910

For additional information, please contact your local