## **Power MOSFET** 100 V, 3.6 mΩ, 131 A, Single N–Channel

#### Features

- Small Footprint (5x6 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- NVMFS3D6N10MCL Wettable Flank Option for Enhanced Optical Inspection
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

|                                                                     | ,                      |                            |                                   |                |      |
|---------------------------------------------------------------------|------------------------|----------------------------|-----------------------------------|----------------|------|
| Parameter                                                           |                        |                            | Symbol                            | Value          | Unit |
| Drain-to-Source Voltage                                             |                        |                            | V <sub>DSS</sub>                  | 100            | V    |
| Gate-to-Source Voltage                                              | Gate-to-Source Voltage |                            |                                   | ±20            | V    |
| Continuous Drain                                                    |                        | $T_C = 25^{\circ}C$        | ۱ <sub>D</sub>                    | 131            | Α    |
| Current R <sub>θJC</sub><br>(Notes 1, 3)                            | Steady                 | T <sub>C</sub> = 100°C     |                                   | 93             |      |
| Power Dissipation $R_{\theta JC}$ (Note 1)                          | State                  | T <sub>C</sub> = 25°C      | PD                                | 136            | W    |
| Continuous Drain<br>Current R <sub>θJA</sub><br>(Notes 1, 2, 3)     | Steady<br>State        | T <sub>A</sub> = 25°C      | Ι <sub>D</sub>                    | 19.5           | A    |
| Power Dissipation $R_{\theta JA}$ (Notes 1, 2)                      | State                  | $T_A = 25^{\circ}C$        | P <sub>D</sub>                    | 3.0            | W    |
| Pulsed Drain Current                                                | $T_A = 25^\circ$       | C, t <sub>p</sub> = 100 μs | I <sub>DM</sub>                   | 608            | А    |
| Operating Junction and Storage Temperature<br>Range                 |                        |                            | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+175 | °C   |
| Single Pulse Drain-to-Source Avalanche Energy ( $I_{L(pk)} = 6 A$ ) |                        |                            | E <sub>AS</sub>                   | 294            | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)   |                        |                            | ΤL                                | 260            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case - Steady State             | $R_{\theta JC}$ | 1.1   | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 50    |      |

1. The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.

2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.

3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.



## **ON Semiconductor®**

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX       | I <sub>D</sub> MAX |
|----------------------|-------------------------------|--------------------|
| 100 V                | $3.6~\mathrm{m}\Omega$ @ 10 V | 131 A              |
| 100 V                | 5.8 mΩ @ 4.5 V                | 151 A              |





#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 3 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise specified)

| Parameter                                                    | Symbol                                       | Test Condition                                                                            |                           | Min | Тур  | Max | Unit  |
|--------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------|-----|------|-----|-------|
| OFF CHARACTERISTICS                                          |                                              |                                                                                           |                           |     |      |     |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                         | $V_{GS}$ = 0 V, $I_D$ = 250 $\mu$ A                                                       |                           | 100 |      |     | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub>     |                                                                                           |                           |     | 60   |     | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                             | $V_{GS} = 0 V$ , $T_J = 25 °C$                                                            |                           |     |      | 1.0 |       |
|                                                              |                                              | V <sub>DS</sub> = 100 V                                                                   | T <sub>J</sub> = 125°C    |     |      | 250 | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                             | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V                                             |                           |     |      | 100 | nA    |
| ON CHARACTERISTICS (Note 4)                                  |                                              |                                                                                           |                           |     |      |     |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                          | $V_{GS} = V_{DS}, I_D$                                                                    | = 1 mA                    | 1.2 | 1.7  | 2.2 | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub>          |                                                                                           |                           |     | -5.0 |     | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                          | V <sub>GS</sub> = 10 V                                                                    | I <sub>D</sub> = 48 A     |     | 3.0  | 3.6 |       |
|                                                              |                                              | V <sub>GS</sub> = 4.5 V                                                                   | I <sub>D</sub> = 39 A     |     | 4.4  | 5.8 | mΩ    |
| Forward Transconductance                                     | 9 <sub>FS</sub>                              | V <sub>DS</sub> =5 V, I <sub>D</sub> =                                                    | = 48 A                    |     | 163  |     | S     |
| CHARGES, CAPACITANCES & GATE RE                              | SISTANCE                                     |                                                                                           |                           |     |      |     |       |
| Input Capacitance                                            | C <sub>ISS</sub>                             |                                                                                           |                           |     | 4411 |     |       |
| Output Capacitance                                           | C <sub>OSS</sub>                             | V <sub>GS</sub> = 0 V, f = 1 MHz                                                          | z, V <sub>DS</sub> = 50 V |     | 1808 |     | pF    |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                             |                                                                                           |                           |     | 29   |     |       |
| Gate Resistance                                              | R <sub>G</sub>                               |                                                                                           |                           | 0.1 | 0.7  | 3   | Ω     |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                          | $V_{GS}$ = 4.5 V, $V_{DS}$ = 50 V; $I_{D}$ = 48 A                                         |                           |     | 29   |     | nC    |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                          | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 50 V; I <sub>D</sub> = 48 A                     |                           |     | 60   |     | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                           | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 50 V; I <sub>D</sub> = 48 A                     |                           |     | 6    |     | nC    |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                              |                                                                                           |                           |     | 10   |     |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                              |                                                                                           |                           |     | 7    |     |       |
| Plateau Voltage                                              | V <sub>GP</sub>                              |                                                                                           |                           |     | 3    |     | V     |
| Output Charge                                                | Q <sub>OSS</sub>                             | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 50 V                                             |                           |     | 119  |     | nC    |
| Total Gate Charge Sync                                       | Q <sub>SYNC</sub>                            | $V_{GS}$ = 0 to 10 V, $V_{DS}$ = 0 V                                                      |                           |     | 51   |     | nC    |
| SWITCHING CHARACTERISTICS (Note 5)                           |                                              | -                                                                                         |                           |     |      |     |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                           | $V_{GS}$ = 10 V, V <sub>DS</sub> = 50 V,<br>I <sub>D</sub> = 48 A, R <sub>G</sub> = 6.0 Ω |                           |     | 14   |     | ns    |
| Rise Time                                                    | t <sub>r</sub>                               |                                                                                           |                           |     | 11   |     |       |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                          |                                                                                           |                           |     | 42   |     |       |
| Fall Time                                                    | t <sub>f</sub>                               |                                                                                           |                           |     | 8    |     |       |
| DRAIN-SOURCE DIODE CHARACTERIS                               | TICS                                         | -                                                                                         |                           |     |      |     |       |
| Source to Drain Diode Forward Voltage                        | V <sub>SD</sub>                              | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 7)                                      |                           | 0.7 | 1.2  | V   |       |
|                                                              | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 48 A |                                                                                           | (Note 7)                  |     | 0.8  | 1.3 |       |
| Reverse Recovery Time                                        | t <sub>rr</sub>                              | I <sub>F</sub> = 24 A, di/dt = 300 A/μs                                                   |                           |     | 34   |     | ns    |
| Reverse Recovery Charge                                      | Q <sub>rr</sub>                              |                                                                                           |                           |     | 73   |     | nC    |
| Reverse Recovery Time                                        | t <sub>rr</sub>                              | I <sub>F</sub> = 24 A, di/dt = 1000 A/μs                                                  |                           |     | 28   |     | ns    |
| Reverse Recovery Charge                                      | Q <sub>rr</sub>                              |                                                                                           |                           |     | 183  |     | nC    |

Pro ctrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics for the listed test conditions, to 4. Pulse Test: pulse width  $\leq 300 \ \mu$ s, duty cycle  $\leq 2\%$ . 5. Switching characteristics are independent of operating junction temperatures.

NOTES:

6.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 × 1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.

a minimum pad of 2 oz copper.



- 7. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 8.  $E_{AS}$  of 294 mJ is based on starting  $T_J = 25^{\circ}$ C; L = 3 mH,  $I_{AS} = 14$  A,  $V_{DD} = 100$  V,  $V_{GS} = 10$  V. 100% test at L = 0.1 mH,  $I_{AS} = 42$  A. 9. Pulsed  $I_D$  please refer to Figure 11 SOA graph for more details.
- 10. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

#### **DEVICE ORDERING INFORMATION**

| Device            | Marking | Package                            | Shipping <sup>†</sup> |
|-------------------|---------|------------------------------------|-----------------------|
| NVMFS3D6N10MCLT1G | 3D6L10  | DFN5<br>(Pb–Free)                  | 1500 / Tape & Reel    |
| NVMFS3D6N10MCLT1G | 3D6W10  | DFN5<br>(Pb-Free, Wettable Flanks) | 1500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**



Figure 13. Junction-to-Case Transient Thermal Response Curve

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor and the support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

Phone: 421 33 790 2910

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

cal Support: Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

ON Semiconductor Website: www.onsemi.com