# Product Preview TIMING SAFE <sup>™</sup> Peak EMI Reduction IC

#### Description

PCS3P623Z05/09 is a versatile, 3.3 V Zero-delay buffer designed to distribute Timing-Safe clocks with Peak EMI reduction. PCS3P623Z05 is an eight-pin version, accepts one reference input and drives out five low-skew Timing-Safe clocks. PCS3P623Z09 accepts one reference input and drives out nine low-skew Timing-Safe clocks.

PCS3P623Z05/09 has a DLY\_CTRL for adjusting the Input–Output clock delay, depending upon the value of capacitor connected at this pin to GND.

PCS3P623Z05/09 operates from a 3.3 V supply and is available in two different packages, as shown in the ordering information table, over commercial and Industrial temperature range.

#### Application

PCS3P623Z05/09 is targeted for use in Displays and memory interface systems.

#### Features

- Clock Distribution with Timing-Safe Peak EMI Reduction
- Input Frequency Range: 20 MHz 50 MHz
- Multiple Low Skew Timing–Safe Outputs: PCS3P623Z05: 5 Outputs PCS3P623Z09: 9 Outputs
- External Input-Output Delay Control Option
- Supply Voltage:  $3.3 \text{ V} \pm 0.3 \text{ V}$
- Commercial and Industrial Temperature Range
- Packaging Information: ASM3P623Z05: 8 pin SOIC, and TSSOP ASM3P623Z09: 16 pin SOIC, and TSSOP
- True Drop-in Solution for Zero Delay Buffer, ASM5P2305A / 09A
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



### **ON Semiconductor®**

http://onsemi.com





TSSOP-8 T SUFFIX CASE 948AL

SOIC-8 S SUFFIX CASE 751BD



TSSOP-16 T SUFFIX CASE 948AN

SOIC-16 S SUFFIX CASE 751BG

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.



Figure 1. General Block Diagrams

#### **Spread Spectrum Frequency Generation**

The clocks in digital systems are typically square waves with a 50% duty cycle and as frequencies increase the edge rates also get faster. Analysis shows that a square wave is composed of fundamental frequency and harmonics. The fundamental frequency and harmonics generate the energy peaks that become the source of EMI. Regulatory agencies test electronic equipment by measuring the amount of peak energy radiated from the equipment. In fact, the peak level allowed decreases as the frequency increases. The standard methods of reducing EMI are to use shielding, filtering, multi-layer PCBs, etc. These methods are expensive. Spread spectrum clocking reduces the peak energy by reducing the Q factor of the clock. This is done by slowly modulating the clock frequency. The PCS3P623Z05/09 uses the center modulation spread spectrum technique in which the modulated output frequency varies above and below the reference frequency with a specified modulation rate. With center modulation, the average frequency is the same as the unmodulated frequency and there is no performance degradation.

#### Zero Delay and Skew Control

All outputs should be uniformly loaded to achieve Zero Delay between input and output. Since the DLY\_CTRL pin is the internal feedback to the PLL, its relative loading can adjust the input–output delay.

For applications requiring zero input–output delay, all outputs, including DLY\_CTRL, must be equally loaded. Even if DLY\_CTRL is not used, it must have a capacitive load equal to that on other outputs, for obtaining zero input–output delay.

#### Timing-Safe Technology

Timing–Safe technology is the ability to modulate a clock source with Spread Spectrum technology and maintain synchronization with any associated data path.

### Pin Configuration for PCS3P623Z05A/B



### Table 1. PIN DESCRIPTION FOR PCS3P623Z05A/B

| Pin # | Pin Name         | Туре | Description                                                                        |
|-------|------------------|------|------------------------------------------------------------------------------------|
| 1     | CLKIN (Note 1)   | I    | External reference Clock input, 5 V tolerant input                                 |
| 2     | CLKOUT1 (Note 2) | 0    | Buffered clock output (Note 4)                                                     |
| 3     | CLKOUT2 (Note 2) | 0    | Buffered clock output (Note 4)                                                     |
| 4     | GND              | Р    | Ground                                                                             |
| 5     | CLKOUT3 (Note 2) | 0    | Buffered clock output (Note 4)                                                     |
| 6     | VDD              | Р    | 3.3 V supply                                                                       |
| 7     | CLKOUT4 (Note 2) | 0    | Buffered clock output (Note 4)                                                     |
| 8     | DLY_CTRL         | 0    | External Input-Output Delay control. This pin can be used as clock output (Note 4) |

1. Weak pull down

2. Weak pull-down on all outputs

Weak pull-up on these Inputs
 Buffered clock output is Timing-Safe

### Pin Configuration for PCS3P623Z09A/B



### Table 2. PIN DESCRIPTION FOR PCS3P623Z09A/B

| Pin # | Pin Name          | Pin Type | Description                                                                           |
|-------|-------------------|----------|---------------------------------------------------------------------------------------|
| 1     | CLKIN (Note 5)    | I        | External reference Clock input, 5 V tolerant input                                    |
| 2     | CLKOUTA1 (Note 6) | 0        | Buffered clock Bank A output (Note 8)                                                 |
| 3     | CLKOUTA2 (Note 6) | 0        | Buffered clock Bank A output (Note 8)                                                 |
| 4     | VDD               | Р        | 3.3 V supply                                                                          |
| 5     | GND               | Р        | Ground                                                                                |
| 6     | CLKOUTB1 (Note 6) | 0        | Buffered clock Bank B output (Note 8)                                                 |
| 7     | CLKOUTB2 (Note 6) | 0        | Buffered clock Bank B output (Note 8)                                                 |
| 8     | S2 (Note 7)       | I        | Select input, bit 2. See Select Input Decoding table for PCS3P623Z09 for more details |
| 9     | S1 (Note 7)       | I        | Select input, bit 1. See Select Input Decoding table for PCS3P623Z09 for more details |
| 10    | CLKOUTB3 (Note 6) | 0        | Buffered clock Bank B output (Note 8)                                                 |
| 11    | CLKOUTB4 (Note 6) | 0        | Buffered clock Bank B output (Note 8)                                                 |
| 12    | GND               | Р        | Ground                                                                                |
| 13    | VDD               | Р        | 3.3 V supply                                                                          |
| 14    | CLKOUTA3 (Note 6) | 0        | Buffered clock Bank A output (Note 8)                                                 |
| 15    | CLKOUTA4 (Note 6) | 0        | Buffered clock Bank A output (Note 8)                                                 |
| 16    | DLY_CTRL (Note 6) | 0        | External Input-Output Delay control. This pin can be used as clock output.            |

5. Weak pull down

Weak pull-down on all outputs
 Weak pull-up on these Inputs

8. Buffered clock output is Timing-Safe

#### Table 3. SELECT INPUT DECODING TABLE FOR PCS3P623Z09

| S2 | S1 | CLKOUT A1 – A4 | CLKOUT B1 – B4 | DLY_CTRL (Note 9) | Output Source | PLL Shut-Down |
|----|----|----------------|----------------|-------------------|---------------|---------------|
| 0  | 0  | Three-state    | Three-state    | Driven            | PLL           | Ν             |
| 0  | 1  | Driven         | Three-state    | Driven            | PLL           | Ν             |
| 1  | 0  | Driven         | Driven         | Driven            | Reference     | Y             |
| 1  | 1  | Driven         | Driven         | Driven            | PLL           | Ν             |

9. This output is driven and has an internal feedback for the PLL. The load on this output can be adjusted to change the skew between the reference and the Output.

#### Table 4. SPREAD SPECTRUM CONTROL AND INPUT-OUTPUT SKEW TABLE

| Frequency (MHz) | Device             | Deviation (±%) | Input-Output Skew (±T <sub>SKEW</sub> ) (Note 10) |
|-----------------|--------------------|----------------|---------------------------------------------------|
| 32              | PCS3P623Z05A / 09A | 0.125          | 0.125                                             |
|                 | PCS3P623Z05B / 09B | 0.25           | 0.25                                              |

10. T<sub>SKEW</sub> is measured in units of the Clock Period.

#### **Table 5. ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                             | Rating       | Unit |
|------------------|-------------------------------------------------------|--------------|------|
| VDD              | Supply Voltage to Ground Potential                    | –0.5 to +4.6 | V    |
| VIN              | DC Input Voltage (CLKIN)                              | –0.5 to +7   |      |
| T <sub>STG</sub> | Storage temperature                                   | -65 to +125  | °C   |
| Ts               | Max. Soldering Temperature (10 sec)                   | 260          | °C   |
| ТJ               | Junction Temperature                                  | 150          | °C   |
| T <sub>DV</sub>  | Static Discharge Voltage (As per JEDEC STD22- A114-B) | 2            | KV   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Table 6. OPERATING CONDITIONS**

| Parameter       | Description                                 | Min | Max | Unit |
|-----------------|---------------------------------------------|-----|-----|------|
| VDD             | Supply Voltage                              | 3.0 | 3.6 | V    |
| TA              | Operating Temperature (Ambient Temperature) | -40 | +85 | °C   |
| CL              | Load Capacitance                            |     | 30  | pF   |
| C <sub>IN</sub> | Input Capacitance                           |     | 7   | pF   |

### Table 7. ELECTRICAL CHARACTERISTICS

| Parameter       | Description                   | Test Conditions         | Min | Тур | Max | Unit |
|-----------------|-------------------------------|-------------------------|-----|-----|-----|------|
| VIL             | Input LOW Voltage (Note 11)   |                         |     |     | 0.8 | V    |
| V <sub>IH</sub> | Input HIGH Voltage (Note 11)  |                         | 2.0 |     |     | V    |
| I <sub>IL</sub> | Input LOW Current             | V <sub>IN</sub> = 0 V   |     |     | 50  | μA   |
| I <sub>IH</sub> | Input HIGH Current            | V <sub>IN</sub> = VDD   |     |     | 100 | μA   |
| V <sub>OL</sub> | Output LOW Voltage (Note 12)  | I <sub>OL</sub> = 8 mA  |     |     | 0.4 | V    |
| V <sub>OH</sub> | Output HIGH Voltage (Note 12) | I <sub>OH</sub> = -8 mA | 2.4 |     |     | V    |
| I <sub>DD</sub> | Supply Current                | Unloaded outputs        |     |     | 27  | mA   |
| Zo              | Output Impedance              |                         |     | 23  |     | Ω    |

11. CLKIN input has a threshold voltage of VDD/2

12. Parameter is guaranteed by design and characterization. Not 100% tested in production.

#### Table 8. SWITCHING CHARACTERISTICS

| Parameter                                                   | Test Conditions                                            | Min | Тур | Max  | Unit |
|-------------------------------------------------------------|------------------------------------------------------------|-----|-----|------|------|
| Input Frequency                                             |                                                            | 20  |     | 50   | MHz  |
| Output Frequency                                            | 30 pF load                                                 | 20  |     | 50   | MHz  |
| Duty Cycle = $(t_2 / t_1) * 100$ (Notes 13, 14)             | Measured at VDD/2                                          | 40  | 50  | 60   | %    |
| Output Rise Time (Notes 13, 14)                             | Measured between 0.8 V and 2.0 V                           |     |     | 2.5  | nS   |
| Output Fall Time (Notes 13, 14)                             | Measured between 2.0 V and 0.8 V                           |     |     | 2.5  | nS   |
| Output-to-output skew (Notes 13, 14)                        | All outputs equally loaded                                 |     |     | 250  | pS   |
| Delay, CLKIN Rising Edge to<br>CLKOUT Rising Edge (Note 14) | Measured at VDD/2                                          |     |     | ±350 | pS   |
| Device-to-Device Skew (Note 14)                             | Measured at VDD/2 on the CLKOUT pins of the device         |     |     | 700  | pS   |
| Cycle-to-Cycle Jitter (Notes 13, 14)                        | Loaded outputs                                             |     |     | ±250 | pS   |
| PLL Lock Time (Note 14)                                     | Stable power supply, valid clock<br>presented on CLKIN pin |     |     | 1.0  | mS   |

13. All parameters specified with 30 pF loaded outputs.

14. Parameter is guaranteed by design and characterization. Not 100% tested in production.

### **Switching Waveforms**



Figure 6. Device – Device Skew





Figure 8. Test Circuit





Figure 9. Typical Example of Timing-Safe Waveform

### PACKAGE DIMENSIONS

TSSOP8, 4.4x3 CASE 948AL-01 ISSUE O



| SYMBOL | MIN      | NOM      | MAX  |  |
|--------|----------|----------|------|--|
| А      |          |          | 1.20 |  |
| A1     | 0.05     |          | 0.15 |  |
| A2     | 0.80     | 0.90     | 1.05 |  |
| b      | 0.19     |          | 0.30 |  |
| с      | 0.09     |          | 0.20 |  |
| D      | 2.90     | 3.00     | 3.10 |  |
| E      | 6.30     | 6.40     | 6.50 |  |
| E1     | 4.30     | 4.40     | 4.50 |  |
| е      |          | 0.65 BSC |      |  |
| L      | 1.00 REF |          |      |  |
| L1     | 0.50     | 0.60     | 0.75 |  |
| θ      | 0°       |          | 8°   |  |

TOP VIEW



SIDE VIEW



#### Notes:

All dimensions are in millimeters. Angles in degrees.
 Complies with JEDEC MO-153.

### PACKAGE DIMENSIONS

SOIC 8, 150 mils CASE 751BD-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| А      | 1.35 |          | 1.75 |
| A1     | 0.10 |          | 0.25 |
| b      | 0.33 |          | 0.51 |
| с      | 0.19 |          | 0.25 |
| D      | 4.80 |          | 5.00 |
| E      | 5.80 |          | 6.20 |
| E1     | 3.80 |          | 4.00 |
| е      |      | 1.27 BSC |      |
| h      | 0.25 |          | 0.50 |
| L      | 0.40 |          | 1.27 |
| θ      | 0°   |          | 8°   |

TOP VIEW



SIDE VIEW

#### Notes:

(1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012.





### PACKAGE DIMENSIONS

SOIC-16, 150 mils CASE 751BG-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX   |
|--------|------|----------|-------|
| А      | 1.35 |          | 1.75  |
| A1     | 0.10 |          | 0.25  |
| b      | 0.33 |          | 0.51  |
| с      | 0.19 |          | 0.25  |
| D      | 9.80 | 9.90     | 10.00 |
| E      | 5.80 | 6.00     | 6.20  |
| E1     | 3.80 | 3.90     | 4.00  |
| е      |      | 1.27 BSC |       |
| h      | 0.25 |          | 0.50  |
| L      | 0.40 |          | 1.27  |
| θ      | 0°   |          | 8°    |

TOP VIEW





SIDE VIEW

END VIEW

### Notes:

(1) All dimensions are in millimeters. Angles in degrees.

(2) Complies with JEDEC MS-012.

### PACKAGE DIMENSIONS

TSSOP16, 4.4x5 CASE 948AN-01 ISSUE O



| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| А      |      |          | 1.10 |
| A1     | 0.05 |          | 0.15 |
| A2     | 0.85 |          | 0.95 |
| b      | 0.19 |          | 0.30 |
| с      | 0.13 |          | 0.20 |
| D      | 4.90 |          | 5.10 |
| E      | 6.30 |          | 6.50 |
| E1     | 4.30 |          | 4.50 |
| е      |      | 0.65 BSC |      |
| L      |      | 1.00 REF |      |
| L1     | 0.45 |          | 0.75 |
| θ      | 0°   |          | 8°   |



#### Notes:

(1) All dimensions are in millimeters. Angles in degrees.

(2) Complies with JEDEC MO-153.

| Part Number (Note 15) | Marking (Note 15) | Package Type                             | Temperature |
|-----------------------|-------------------|------------------------------------------|-------------|
| PCS3P623Z0xyG-08-ST   | 3P623Z0xyG        | 8-pin 150-mil SOIC - TUBE, Green         | Commercial  |
| PCS3l623Z0xyG-08-ST   | 3l623Z0xyG        | 8-pin 150-mil SOIC - TUBE, Green         | Industrial  |
| PCS3P623Z0xyG-08-SR   | 3P623Z0xyG        | 8-pin 150-mil SOIC - TAPE & REEL, Green  | Commercial  |
| PCS3I623Z0xyG-08-SR   | 3l623Z0xyG        | 8-pin 150-mil SOIC - TAPE & REEL, Green  | Industrial  |
| PCS3P623Z0xyG-08-TT   | 3P623Z0xyG        | 8-pin 4.4-mm TSSOP - TUBE, Green         | Commercial  |
| PCS3I623Z00xyG-08-TT  | 3l623Z0xyG        | 8-pin 4.4-mm TSSOP - TUBE, Green         | Industrial  |
| PCS3P623Z0xyG-08-TR   | 3P623Z0xyG        | 8-pin 4.4-mm TSSOP - TAPE & REEL, Green  | Commercial  |
| PCS3I623Z0xyG-08-TR   | 3l623Z0xyG        | 8-pin 4.4-mm TSSOP - TAPE & REEL, Green  | Industrial  |
| PCS3P623Z0xyG-16-ST   | 3P623Z0xyG        | 16-pin 150-mil SOIC - TUBE, Green        | Commercial  |
| PCS3l623Z0xyG-16-ST   | 3l623Z0xyG        | 16-pin 150-mil SOIC - TUBE, Green        | Industrial  |
| PCS3P623Z0xyG-16-SR   | 3P623Z0xyG        | 16-pin 150-mil SOIC - TAPE & REEL, Green | Commercial  |
| PCS3l623Z0xyG-16-SR   | 3l623Z0xyG        | 16-pin 150-mil SOIC - TAPE & REEL, Green | Industrial  |
| PCS3P623Z0xyG-16-TT   | 3P623Z0xyG        | 16-pin 4.4-mm TSSOP - TUBE, Green        | Commercial  |
| PCS3l623Z0xyG-16-TT   | 3l623Z0xyG        | 16-pin 4.4-mm TSSOP - TUBE, Green        | Industrial  |
| PCS3P623Z0xyG-16-TR   | 3P623Z0xyG        | 16-pin 4.4-mm TSSOP - TAPE & REEL, Green | Commercial  |
| PCS3l623Z0xyG-16-TR   | 3l623Z0xyG        | 16-pin 4.4-mm TSSOP - TAPE & REEL, Green | Industrial  |

#### **Table 9. ORDERING INFORMATION**

15.x = 5 / 9; y = A / B

TIMING SAFE is a trademark of Semiconductor Components Industries, LLC.

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use patent solut. Cwas negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative