## AT25320B/AT25640B # SPI Serial EEPROM 32 Kbits (4,096 x 8) and 64 Kbits (8,192 x 8) #### **Features** - Serial Peripheral Interface (SPI) Compatible - Supports SPI Modes 0 (0,0) and 3 (1,1): - Data sheet describes mode 0 operation - Low-Voltage and Standard-Voltage Operation: - 1.8V (V<sub>CC</sub> = 1.8V to 5.5V) - Industrial Temperature Range -40°C to +85°C - 20 MHz Clock Rate (5V) - 32-Byte Page Mode - Block Write Protection: - Protect 1/4, 1/2 or entire array - Write-Protect (WP) Pin and Write Disable Instructions for Both Hardware and Software Data Protection - Self-Timed Write Cycle (5 ms Maximum) - High Reliability: - Endurance: 1,000,000 write cycles - Data retention: 100 years - Green (Pb/Halide-free/RoHS Compliant) Packaging Options - Die Sales: Wafer Form and Bumped Wafers ## **Packages** 8-Lead SOIC, 8-Lead TSSOP, 8-Pad UDFN, 8-Ball VFBGA and 8-Pad XDFN ## **Table of Contents** | Fe | atures | 1 | |----|-----------------------------------------|-----------------------| | Ра | ckages | 1 | | 1. | Package Types (not to scale) | 4 | | 2. | Pin Description | 5<br>5<br>6<br>6<br>6 | | 3. | Description | | | 4. | Electrical Characteristics | 8 | | 5. | Serial Interface Description | 13 | | 6. | Functional Description | 14 | | 7. | Timing Diagrams | 17 | | 8. | Packaging Information | | | 9. | Revision History | 31 | | Th | e Microchip Web Site | 32 | | Cu | stomer Change Notification Service | 32 | | | stomer Support | | | | oduct Identification System | | | | crochip Devices Code Protection Feature | | ## AT25320B/AT25640B | Legal Notice | 34 | |--------------------------------------------|----| | Trademarks | 34 | | Quality Management System Certified by DNV | 35 | | Worldwide Sales and Service | 36 | ## 1. Package Types (not to scale) ### 8-Ball VFBGA ## 2. Pin Description The descriptions of the pins are listed in Table 2-1. **Table 2-1. Pin Function Table** | Name | 8-Lead<br>SOIC | 8-Lead<br>TSSOP | 8-Pad<br>UDFN <sup>(1)</sup> | 8-Pad<br>XDFN | 8-Ball<br>VFBGA | Function | |---------------------|----------------|-----------------|------------------------------|---------------|-----------------|-----------------------| | CS | 1 | 1 | 1 | 1 | 1 | Chip Select | | so | 2 | 2 | 2 | 2 | 2 | Serial Data Output | | WP <sup>(2)</sup> | 3 | 3 | 3 | 3 | 3 | Write-Protect | | GND | 4 | 4 | 4 | 4 | 4 | Ground | | SI | 5 | 5 | 5 | 5 | 5 | Serial Data Input | | SCK | 6 | 6 | 6 | 6 | 6 | Serial Data Clock | | HOLD <sup>(2)</sup> | 7 | 7 | 7 | 7 | 7 | Suspends Serial Input | | V <sub>CC</sub> | 8 | 8 | 8 | 8 | 8 | Device Power Supply | #### Note: - 1. The exposed pad on this package can be connected to GND or left floating. - 2. The Write-Protect (WP) and Hold (HOLD) pins should be driven high or low as appropriate. ## 2.1 Chip Select (CS) The AT25320B/AT25640B is selected when the $\overline{\text{CS}}$ pin is low. When the device is not selected, data will not be accepted via the SI pin, and the Serial Output (SO) pin will remain in a high-impedance state. To ensure robust operation, the Chip Select ( $\overline{CS}$ ) pin should follow $V_{CC}$ upon power-up. It is therefore recommended to connect $\overline{CS}$ to $V_{CC}$ using a pull-up resistor (less than or equal to 10 k $\Omega$ ). After power-up, a low level on $\overline{CS}$ is required prior to any sequence being initiated. ## 2.2 Serial Data Output (SO) The Serial Data Output (SO) pin is used to transfer data out of the AT25320B/AT25640B. During a read sequence, data is shifted out on this pin after the falling edge of the serial clock. ## 2.3 Write-Protect (WP) The Write-Protect ( $\overline{WP}$ ) pin will allow normal read/write operations when held high. When the $\overline{WP}$ pin is brought low and WPEN bit is set to a logic '1', all write operations to the STATUS register are inhibited. $\overline{WP}$ going low while $\overline{CS}$ is still low will interrupt a write operation to the STATUS register. If the internal write cycle has already been initiated, $\overline{WP}$ going low will have no effect on any write operation to the STATUS register. The $\overline{WP}$ pin function is blocked when the WPEN bit in the STATUS register is set to a logic '0'. This will allow the user to install the AT25320B/AT25640B in a system with the $\overline{WP}$ pin tied to ground and still be able to write to the STATUS register. All $\overline{WP}$ pin functions are enabled when the WPEN bit is set to a logic '1'. #### 2.4 Ground (GND) The ground reference for the power supply. The Ground (GND) pin should be connected to the system ground. ## 2.5 Serial Data Input (SI) The Serial Data Input (SI) pin is used to transfer data into the device. It receives instructions, addresses and data. Data is latched on the rising edge of the serial clock. ## 2.6 Serial Data Clock (SCK) The Serial Data Clock (SCK) pin is used to synchronize the communication between a master and the AT25320B/AT25640B. Instructions, addresses or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input. ## 2.7 Suspends Serial Input (HOLD) The $\overline{\text{HOLD}}$ pin is used in conjunction with the $\overline{\text{CS}}$ pin to pause the AT25320B/AT25640B. When the device is selected and a serial sequence is underway, $\overline{\text{HOLD}}$ can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, the $\overline{\text{HOLD}}$ pin must be brought low while the SCK pin is low. To resume serial communication, the $\overline{\text{HOLD}}$ pin is brought high while the SCK pin is low (SCK may still toggle during $\overline{\text{HOLD}}$ ). Inputs to the SI pin will be ignored while the SO pin is in the high-impedance state. ## 2.8 Device Power Supply (V<sub>CC</sub>) The Device Power Supply $(V_{CC})$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted. ## 3. Description The AT25320B/AT25640B provides 32,768/65,536 bits of Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) organized as 4,096/8,192 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT25320B/AT25640B is enabled through the Chip Select ( $\overline{CS}$ ) pin and accessed via a 3-wire interface consisting of Serial Data Input (SI), Serial Data Output (SO) and Serial Clock (SCK). All programming cycles are completely self-timed, and no separate erase cycle is required before write. Block write protection is enabled by programming the STATUS register with one of four blocks of write protection. Separate Program Enable and Program Disable instructions are provided for additional data protection. Hardware data protection is provided via the $\overline{\text{WP}}$ pin to protect against inadvertent write attempts to the STATUS register. The $\overline{\text{HOLD}}$ pin may be used to suspend any serial communication without resetting the serial sequence. #### 3.1 Block Diagram ### 4. Electrical Characteristics ## 4.1 Absolute Maximum Ratings Operating temperature -55°C to +125°C Storage temperature -65°C to +150°C Voltage on any pin with respect to ground -1.0V to +7.0V $V_{CC}$ 6.25V DC output current 5.0 mA ESD protection 2 kV **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 4.2 DC and AC Operating Range ## Table 4-1. DC and AC Operating Range | AT25320B/AT25640B | | | |------------------------------|------------------------------|----------------| | Operating Temperature (Case) | Industrial Temperature Range | -40°C to +85°C | | V <sub>CC</sub> Power Supply | Low Voltage Grade | 1.8V to 5.5V | #### 4.3 DC Characteristics #### Table 4-2. DC Characteristics (1) | Parameter | Symbol | Minimum | Typical | Maximum | Units | Conditions | |-----------------|------------------|----------|---------|--------------------|-------|-------------------------------------------------------------| | Supply Voltage | V <sub>CC1</sub> | 1.8 | _ | 5.5 | V | | | Supply Voltage | V <sub>CC2</sub> | 2.5 | _ | 5.5 | V | | | Supply Voltage | V <sub>CC3</sub> | 4.5 | | 5.5 | V | | | Supply Current | I <sub>CC1</sub> | <u> </u> | 7.5 | 10.0 | mA | V <sub>CC</sub> = 5.0V at 20 MHz,<br>SO = Open, Read | | Supply Current | I <sub>CC2</sub> | _ | 4.0 | 10.0 | mA | V <sub>CC</sub> = 5.0V at 20 MHz,<br>SO = Open, Read, Write | | Supply Current | I <sub>CC3</sub> | _ | 4.0 | 6.0 | mA | V <sub>CC</sub> = 5.0V at 5 MHz,<br>SO = Open, Read, Write | | Standby Current | I <sub>SB1</sub> | _ | <0.1 | 6.0 <sup>(2)</sup> | μΑ | $V_{CC}$ = 1.8V, $\overline{CS}$ = $V_{CC}$ | | Parameter | Symbol | Minimum | Typical | Maximum | Units | Conditions | | | |------------------------|---------------------|-----------------------|---------|-----------------------|-------|--------------------------------------------------------|---------------------------|--| | Standby Current | I <sub>SB2</sub> | _ | 0.3 | 7.0 <sup>(2)</sup> | μΑ | $V_{CC} = 2.5V, \overline{CS} = V$ | /cc | | | Standby Current | I <sub>SB3</sub> | _ | 2.0 | 10.0 <sup>(2)</sup> | μΑ | $V_{CC} = 5.0V, \overline{CS} = V$ | /cc | | | Input Leakage | I <sub>IL</sub> | -3.0 | _ | 3.0 | μΑ | $V_{IN}$ = 0V to $V_{CC}$ | | | | Output Leakage | I <sub>OL</sub> | -3.0 | _ | 3.0 | μA | $V_{IN}$ = 0V to $V_{CC}$ ,<br>$T_{AC}$ = 0°C to +70°C | | | | Input<br>Low-Voltage | V <sub>IL</sub> (3) | -0.6 | _ | V <sub>CC</sub> x 0.3 | V | | | | | Input<br>High-Voltage | V <sub>IH</sub> (3) | V <sub>CC</sub> x 0.7 | _ | V <sub>CC</sub> + 0.5 | V | | | | | Output<br>Low-Voltage | V <sub>OL1</sub> | _ | _ | 0.4 | V | $3.6V \le V_{CC} \le 5.5V$ | I <sub>OL</sub> = 3.0 mA | | | Output<br>High-Voltage | V <sub>OH1</sub> | V <sub>CC</sub> - 0.8 | _ | _ | V | 3.6V ≤ V <sub>CC</sub> ≤ 5.5V | I <sub>OH</sub> = -1.6 mA | | | Output<br>Low-Voltage | V <sub>OL2</sub> | <del></del> | _ | 0.2 | V | 1.8V ≤ V <sub>CC</sub> ≤ 3.6V | I <sub>OL</sub> = 0.15 mA | | | Output<br>High-Voltage | V <sub>OH2</sub> | V <sub>CC</sub> - 0.2 | _ | _ | V | 1.8V ≤ V <sub>CC</sub> ≤ 3.6V | I <sub>OH</sub> = -100 μA | | #### Note: - 1. Applicable over recommended operating range from: $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $V_{CC} = 1.8\text{V}$ to 5.5V (unless otherwise noted). - 2. Worst case measured at 85°C. - 3. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. ## 4.4 AC Characteristics Table 4-3. AC Characteristics(1) | Parameter | Symbol | Minimum | Maximum | Units | Conditions | |---------------------|------------------|---------|---------|-------|--------------------------------| | SCK Clock Frequency | f <sub>SCK</sub> | 0 | 20 | MHz | V <sub>CC</sub> = 4.5V to 5.5V | | | | 0 | 10 | MHz | V <sub>CC</sub> = 2.5V to 5.5V | | | | 0 | 5 | MHz | V <sub>CC</sub> = 1.8V to 5.5V | | Input Rise Time | t <sub>RI</sub> | _ | 2 | μs | V <sub>CC</sub> = 4.5V to 5.5V | | | | _ | 2 | μs | V <sub>CC</sub> = 2.5V to 5.5V | | | | _ | 2 | μs | V <sub>CC</sub> = 1.8V to 5.5V | | Input Fall Time | t <sub>FI</sub> | | 2 | μs | V <sub>CC</sub> = 4.5V to 5.5V | | | | _ | 2 | μs | V <sub>CC</sub> = 2.5V to 5.5V | ## AT25320B/AT25640B ## **Electrical Characteristics** | Parameter | Symbol | Minimum | Maximum | Units | Conditions | |--------------------|------------------|---------|---------|-------|--------------------------------| | | | _ | 2 | μs | V <sub>CC</sub> = 1.8V to 5.5V | | SCK High Time | t <sub>WH</sub> | 20 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 40 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 80 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | SCK Low Time | t <sub>WL</sub> | 20 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 40 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 80 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | CS High Time | t <sub>CS</sub> | 25 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 50 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 100 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | CS Setup Time | t <sub>CSS</sub> | 25 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 50 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 100 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | CS Hold Time | t <sub>CSH</sub> | 25 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 50 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 100 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Data In Setup Time | t <sub>SU</sub> | 5 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 10 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 20 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Data In Hold Time | t <sub>H</sub> | 5 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 10 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 20 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | HOLD Setup Time | t <sub>HD</sub> | 5 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 10 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 20 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | HOLD Hold Time | t <sub>CD</sub> | 5 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 10 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 20 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Output Valid | t <sub>V</sub> | 0 | 20 | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 0 | 40 | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 0 | 80 | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Output Hold Time | t <sub>HO</sub> | 0 | _ | ns | V <sub>CC</sub> = 4.5V to 5.5V | | Parameter | Symbol | Minimum | Maximum | Units | Conditions | |-----------------------|------------------|--------------|---------|-------|--------------------------------| | | | 0 | _ | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 0 | _ | ns | V <sub>CC</sub> = 1.8V to 5.5V | | HOLD to Output Low Z | $t_{LZ}$ | 0 | 25 | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | 0 | 50 | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | 0 | 100 | ns | V <sub>CC</sub> = 1.8V to 5.5V | | HOLD to Output High Z | t <sub>HZ</sub> | <del>-</del> | 40 | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | _ | 80 | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | _ | 200 | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Output Disable Time | t <sub>DIS</sub> | <del>-</del> | 40 | ns | V <sub>CC</sub> = 4.5V to 5.5V | | | | _ | 80 | ns | V <sub>CC</sub> = 2.5V to 5.5V | | | | _ | 200 | ns | V <sub>CC</sub> = 1.8V to 5.5V | | Write Cycle Time | t <sub>WC</sub> | _ | 5 | ms | V <sub>CC</sub> = 4.5V to 5.5V | | | | _ | 5 | ms | V <sub>CC</sub> = 2.5V to 5.5V | | | | _ | 5 | ms | V <sub>CC</sub> = 1.8V to 5.5V | #### Note: 1. Applicable over recommended operating range from $T_A$ = -40°C to +85°C, $V_{CC}$ = As Specified, $C_L$ = 1 TTL Gate and 30 pF (unless otherwise noted). #### 4.5 Electrical Specifications #### 4.5.1 Power-Up Requirements and Reset Behavior During a power-up sequence, the $V_{CC}$ supplied to the AT25320B/AT25640B should monotonically rise from GND to the minimum $V_{CC}$ level as specified in Table 4-1 with a slew rate no faster than 0.1 V/ $\mu$ s. #### 4.5.1.1 Device Reset To prevent inadvertent write operations or any other spurious events from occurring during a power-up sequence, the AT25320B/AT25640B includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any instructions until the $V_{CC}$ level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of Reset and into Standby mode. The system designer must ensure the instructions are not sent to the device until the $V_{CC}$ supply has reached a stable value greater than or equal to the minimum $V_{CC}$ level. Additionally, once the $V_{CC}$ is greater than or equal to the minimum $V_{CC}$ level, the bus master must wait at least $t_{PUP}$ before sending the first instruction to the device. See Table 4-4 for the values associated with these power-up parameters. Table 4-4. Power-Up Conditions<sup>(1)</sup> | Symbol | Parameter | Min. | Max. | Units | |-------------------|------------------------------------------------------------------------------------------|------|------|-------| | t <sub>PUP</sub> | Time required after $V_{\text{CC}}$ is stable before the device can accept instructions. | 100 | _ | μs | | $V_{POR}$ | Power-on Reset Threshold Voltage. | _ | 1.5 | V | | t <sub>POFF</sub> | Minimum time at $V_{CC}$ = 0V between power cycles. | 500 | _ | ms | #### Note: 1. These parameters are characterized but they are not 100% tested in production. If an event occurs in the system where the $V_{CC}$ level supplied to the AT25320B/AT25640B drops below the maximum $V_{POR}$ level specified, it is recommended that a full power cycle sequence be performed by first driving the $V_{CC}$ pin to GND in less than 1 ms, waiting at least the minimum $t_{POFF}$ time and then performing a new power-up sequence in compliance with the requirements defined in this section. #### 4.5.2 Pin Capacitance Table 4-5. Pin Capacitance<sup>(1,2)</sup> | Symbol | Test Conditions | Max. | Units | Conditions | |------------------|-------------------------------------------|------|-------|-----------------------| | C <sub>OUT</sub> | Output Capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (CS, SCK, SI, WP, HOLD) | 6 | pF | V <sub>IN</sub> = 0V | #### Note: - 1. This parameter is characterized and is not 100% tested. - 2. Applicable over recommended operating range from: $T_A = 25$ °C, $f_{SCK} = 1.0$ MHz, $V_{CC} = 5.0$ V (unless otherwise noted). #### 4.5.3 EEPROM Cell Performance Characteristics #### Table 4-6. EEPROM Cell Performance Characteristics | Operation | Test Condition | Min. | Max. | Units | |--------------------------------|-------------------------------------------|-----------|------|-----------------| | Write Endurance <sup>(1)</sup> | $T_A = 25$ °C, $V_{CC}$ = 3.3V, Page Mode | 1,000,000 | | Write<br>Cycles | | Data Retention <sup>(1)</sup> | T <sub>A</sub> = 55°C | 100 | _ | Years | #### Note: 1. Performance is determined through characterization and the qualification process. #### 5. **Serial Interface Description** Master: The device that generates the serial clock. Slave: Because the Serial Clock (SCK) pin is always an input, the AT25320B/AT25640B always operates as a slave. Transmitter/ The AT25320B/AT25640B has separate pins designated for data transmission (SO) receiver: and reception (SI). MSb: The Most Significant bit (MSb) is the first bit transmitted and received. After the device is selected with $\overline{\text{CS}}$ going low, the first byte will be received. This Serial Opcode: byte contains the opcode that defines the operations to be performed. **Invalid Opcode:** If an invalid opcode is received, no data will be shifted into the > AT25320B/AT25640B, and the Serial Output (SO) pin will remain in a high-impedance state until the falling edge of $\overline{CS}$ is detected again. This will reinitialize the serial communication. Figure 5-1. SPI Serial Interface DS20005993A-page 13 © 2018 Microchip Technology Inc. ## 6. Functional Description The AT25320B/AT25640B is designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of the 6805 and 68HC11 series of microcontrollers. The AT25320B/AT25640B utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in Table 6-1. All instructions, addresses and data are transferred with the MSb first and start with a high-to-low $\overline{\text{CS}}$ transition. Table 6-1. Instruction Set | Instruction Name | Instruction Format | Operation | |------------------|--------------------|-----------------------------| | WREN | 0000 X110 | Set Write Enable Latch | | WRDI | 0000 X100 | Reset Write Enable Latch | | RDSR | 0000 X101 | Read STATUS Register | | WRSR | 0000 X001 | Write STATUS Register | | READ | 0000 X011 | Read Data from Memory Array | | WRITE | 0000 X010 | Write Data to Memory Array | Write Enable (WREN): The device will power-up in the Write Disable state when $V_{CC}$ is applied. All programming instructions must therefore be preceded by a Write Enable instruction. Write Disable (WRDI): To protect the device against inadvertent writes, the Write Disable instruction disables all programming modes. The WRDI instruction is independent of the status of the $\overline{\text{WP}}$ Read STATUS Register (RDSR): The Read STATUS Register instruction provides access to the STATUS register. The Ready/Busy and Write Enable status of the device can be determined by the RDSR instruction. Similarly, the Block Write Protection bits indicate the extent of protection employed. These bits are set by using the WRSR instruction. Table 6-2. STATUS Register Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | WPEN | X | X | X | BP1 | BP0 | WEN | RDY | Table 6-3. Read STATUS Register Bit Definition | Bit | Definition | |-------------|--------------------------------------------------------------------------------------------------------------------------| | Bit 0 (RDY) | Bit $0 = 0$ ( $\overline{RDY}$ ) indicates the device is READY.<br>Bit $0 = 1$ indicates the write cycle is in progress. | | Bit 1 (WEN) | Bit 1= 0 indicates the device is not write enabled. Bit 1 = 1 indicates the device is write enabled. | | Bit 2 (BP0) | See Table 6-4. | | Bit 3 (BP1) | See Table 6-4. | | Bit | Definition | | | | | |---------------------------------------------------------------------|----------------|--|--|--|--| | Bits 4 – 6 are zeros when device is not in an internal write cycle. | | | | | | | Bit 7 (WPEN) | See Table 6-5. | | | | | | Bits 0 – 7 are ones during an internal write cycle. | | | | | | Write The WRSR instruction allows the user to select one of four levels of protection. The STATUS AT25320B/AT25640B is divided into four array segments. One-quarter, one-half or all of the memory segments can be protected. Any of the data within any selected segment will therefore be read-only. The Block Write Protection levels and corresponding STATUS register control bits are shown in Table 6-4. The three bits BP0, BP1 and WPEN are nonvolatile cells that have the same properties and functions as the regular memory cells (e.g., WREN, $t_{WC}$ , RDSR). Table 6-4. Block Write-Protect Bits | Level | STATUS R | egister Bits | Array Addresses Protected | | | | |--------|----------|--------------|---------------------------|-----------|--|--| | | BP1 | BP0 | AT25320B | AT25640B | | | | 0 | 0 | 0 | None | None | | | | 1(1/4) | 0 | 1 | 0C00-0FFF | 1800-1FFF | | | | 2(1/2) | 1 | 0 | 0800-0FFF | 1000-1FFF | | | | 3(All) | 1 | 1 | 0000-0FFF | 0000-1FFF | | | The WRSR instruction also allows the user to enable or disable the Write-Protect ( $\overline{WP}$ ) pin through the use of the Write-Protect Enable (WPEN) bit. Hardware Write Protection is enabled when the $\overline{WP}$ pin is low and the WPEN bit is set to a logic '1'. Hardware Write Protection is disabled when either the $\overline{WP}$ pin is high or the WPEN bit is set to a logic '0'. When the device is Hardware Write-Protected, writes to the STATUS register, including the Block Protect bits and the WPEN bit, and the block-protected sections in the memory array are disabled. Writes are only allowed to sections of the memory that are not block-protected. **Note:** When the WPEN bit is Hardware Write-Protected, it cannot be set back to a logic '0' as long as the WP pin is held low. Table 6-5. WPEN Operation | WPEN | WP | WEN | Protected Blocks | Unprotected Blocks | STATUS Register | |------|------|-----|---------------------|--------------------|-----------------| | 0 | Х | 0 | Protected | Protected | Protected | | 0 | Х | 1 | Protected Writeable | | Writeable | | 1 | Low | 0 | Protected | Protected | Protected | | 1 | Low | 1 | Protected | Writeable | Protected | | Х | High | 0 | Protected | Protected | Protected | | Х | High | 1 | Protected | Writeable | Writeable | #### Read Sequence (READ): Reading the AT25320B/AT25640B via the Serial Output (SO) pin requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select a device, the READ instruction is transmitted via the SI line followed by the byte address to be read (A15 – A0, see Table 6-6). Upon completion, any data on the SI line will be ignored. The data (D7 – D0) at the specified address is then shifted out onto the SO line. If only one byte is to be read, the $\overline{\text{CS}}$ line should be driven high after the data comes out. The read sequence can be continued since the byte address is automatically incremented and data will continue to be shifted out. When the highest address is reached, the address counter will roll over to the lowest address allowing the entire memory to be read in one continuous read cycle. ## Write Sequence (WRITE): In order to program the AT25320B/AT25640B, two separate instructions must be executed. First, the device *must be write enabled* via the WREN instruction. Then a WRITE instruction may be executed. Also, the address of the memory location(s) to be programmed must be outside the protected address field location selected by the Block Write Protection level. During an internal write cycle, all instructions will be ignored except the RDSR instruction. A WRITE instruction requires the following sequence. After the $\overline{\text{CS}}$ line is pulled low to select the device, the WRITE instruction is transmitted via the SI line followed by the byte address (A15 – A0) and the data (D7 – D0) to be programmed (see Table 6-6). Programming will start after the $\overline{\text{CS}}$ pin is brought high. The low-to-high transition of the $\overline{\text{CS}}$ pin must occur during the SCK low-time immediately after clocking in the D0 (LSb) data bit. The $\overline{Ready}/Busy$ status of the device can be determined by initiating a Read STATUS Register (RDSR) instruction. If Bit 0 = 1, the write cycle is still in progress. If Bit 0 = 0, the write cycle has ended. Only the RDSR instruction is enabled during the write programming cycle. The AT25320B/AT25640B is capable of a 32-byte page write operation. After each byte of data is received, the five low-order address bits are internally incremented by one; the high-order bits of the address will remain constant. If more than 32 bytes of data are transmitted, the address counter will rollover and the previously written data will be overwritten. The AT25320B/AT25640B is automatically returned to the write disable state at the completion of a write cycle. **Note:** If the device is not write enabled, the device will ignore the WRITE instruction and will return to the Standby state, when $\overline{CS}$ is brought high. A new $\overline{CS}$ falling edge is required to reinitiate the serial communication. Table 6-6. Address Key | Address | AT25320B | AT25640B | |-----------------|----------------------------------|----------------------------------| | A <sub>N</sub> | A <sub>11</sub> -A <sub>0</sub> | A <sub>12</sub> -A <sub>0</sub> | | Don't Care Bits | A <sub>15</sub> -A <sub>12</sub> | A <sub>15</sub> -A <sub>13</sub> | ## 7. Timing Diagrams ## Figure 7-1. Synchronous Data Timing (for Mode 0) Figure 7-2. WREN Timing #### Figure 7-5. WRSR Timing **Note:** This instruction initiates a self-timed internal write cycle $(t_{WC})$ on the rising edge of $\overline{CS}$ after a valid sequence. ### Figure 7-6. Read Timing Figure 7-7. Write Timing SO High-Impedance **Note:** This instruction initiates a self-timed internal write cycle $(t_{wc})$ on the rising edge of $\overline{CS}$ after a valid sequence. ## Figure 7-8. HOLD Timing ## 8. Packaging Information ## 8.1 Package Marking Information Note 1: designates pin 1 Note 2: Package drawings are not to scale | Catalog Nu | mber Trunca | ation | | | | | | |------------|--------------------------|---------------|----------------|----------------------------|----------------------------------------|--|--| | AT25320B | Truncation Code ###: 5BB | | | | | | | | AT25640B | | | Trun | cation Code ###: 5CB | | | | | Date Codes | 3 | | | | Voltages | | | | YY = Year | | Y = Year | | WW = Work Week of Assembly | % = Minimum Voltage | | | | 16: 2016 | 20: 2020 | 6: 2016 | 0: 2020 | 02: Week 2 | L: 1.8V min | | | | 17: 2017 | 21: 2021 | 7: 2017 | 1: 2021 | 04: Week 4 | | | | | 18: 2018 | 22: 2022 | 8: 2018 | 2: 2022 | | | | | | 19: 2019 | 23: 2023 | 9: 2019 | 3: 2023 | 52: Week 52 | | | | | Country of | Origin | | Device | Grade | Atmel Truncation | | | | CO = Count | ry of Origin | | H or U: | Industrial Grade | AT: Atmel<br>ATM: Atmel<br>ATML: Atmel | | | | Lot Numbe | Lot Number or Trace Code | | | | | | | | NNN = Alph | anumeric Tra | ice Code (2 C | Characters for | or Small Packages) | | | | ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057-SN Rev D Sheet 1 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm (.150 ln.) Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------|-------------|----------|----------|------| | Dimension | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | Pitch | е | | 1.27 BSC | | | Overall Height | Α | ı | 1 | 1.75 | | Molded Package Thickness | A2 | 1.25 | - | - | | Standoff § | A1 | 0.10 | 1 | 0.25 | | Overall Width | E | | 6.00 BSC | | | Molded Package Width | E1 | | 3.90 BSC | | | Overall Length | D | | 4.90 BSC | | | Chamfer (Optional) | h | 0.25 | 1 | 0.50 | | Foot Length | L | 0.40 | - | 1.27 | | Footprint | L1 | | 1.04 REF | | | Foot Angle | $\varphi$ | 0° | - | 8° | | Lead Thickness | С | 0.17 | - | 0.25 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° - 15° | | | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing No. C04-057-SN Rev D Sheet 2 of 2 ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### **RECOMMENDED LAND PATTERN** | | MILLIMETERS | | | | |-------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2057-SN Rev B ## 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] te: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|------------------|-------------|-------------|------|--| | | Dimension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 8 | • | | | Pitch | е | | 0.65 BSC | | | | Overall Height | A | _ | - | 1.20 | | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | | Standoff | A1 | 0.05 | - | 0.15 | | | Overall Width | E | 6.40 BSC | | | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | | Molded Package Length | D | 2.90 | 3.00 | 3.10 | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | Footprint | L1 | 1.00 REF | | | | | Foot Angle | φ | 0° | - | 8° | | | Lead Thickness | С | 0.09 – 0.20 | | | | | Lead Width | b | 0.19 | _ | 0.30 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-086B ### 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | N | <b>IILLIMETER</b> | S | | |-------------------------|-----|-------------------|------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | E | 0.65 BSC | | | | Contact Pad Spacing | C1 | | 5.90 | | | Contact Pad Width (X8) | X1 | | | 0.45 | | Contact Pad Length (X8) | Y1 | | | 1.45 | | Distance Between Pads | G | 0.20 | | | #### Notes 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2086A ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-21355-Q4B Rev A Sheet 1 of 2 ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |-------------------------|--------|-----------|-------------|------|--| | Dimension | Limits | MIN | NOM | MAX | | | Number of Terminals | N | | 8 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.50 | 0.55 | 0.60 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Terminal Thickness | A3 | 0.152 REF | | | | | Overall Length | D | | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.40 | 1.50 | 1.60 | | | Overall Width | Е | | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.20 | 1.30 | 1.40 | | | Terminal Width | b | 0.18 | 0.25 | 0.30 | | | Terminal Length | L | 0.35 | 0.40 | 0.45 | | | Terminal-to-Exposed-Pad | K | 0.20 | - | - | | #### Notos - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-21355-Q4B Rev A Sheet 2 of 2 ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (Q4B) - 2x3 mm Body [UDFN] Atmel Legacy YNZ Package **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |---------------------------------|--------|-------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | | 0.50 BSC | | | Optional Center Pad Width | X2 | | | 1.60 | | Optional Center Pad Length | Y2 | | | 1.40 | | Contact Pad Spacing | С | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.20 | | | | Contact Pad to Contact Pad (X6) | G2 | 0.33 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-21355-Q4B Rev A **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at <a href="http://www.microchip.com/packaging">http://www.microchip.com/packaging</a>. **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging. ## 9. Revision History #### Atmel Document 8535 Revision A (April 2008) Initial document release. #### Atmel Document 8535 Revision B (July 2008) Modified 'Endurance' parameter on page 6. #### Atmel Document 8535 Revision C (May 2009) Added Part Marking information; changed to Preliminary status. #### Atmel Document 8535 Revision D (August 2009) Changed Catalog Numbering. Added new Part Marking Information. #### Atmel Document 8535 Revision E (April 2010) Updated Ordering Code Detail, Ordering Information, template. #### Atmel Document 8535 Revision F (June 2010) Updated 8A2 and 8S1 package drawings. Remove Preliminary. #### Atmel Document 8535 Revision G (November 2012) Updated part markings to single page part marking. Updated package drawings. Replaced 8A2 package with 8X package. Update template and Atmel logos. #### Atmel Document 8535 Revision H (January 2015) Added the UDFN Expanded Quantity Option. Updated the 8X, 8MA2, and 8ME1 package outline drawings and the ordering information. #### Revision A (June 2018) Updated to the Microchip template. Microchip DS20005993A replaces Atmel document 8535. Updated Part Marking Information. Added ESD rating. Removed lead finish designation. Added POR recommendations section. Updated trace code format in package markings. Updated section content throughout for clarification. Updated the SOIC, TSSOP, and UDFN package drawings to the Microchip equivalents. ## The Microchip Web Site Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ## **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ## **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - Local Sales Office - Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support ## **Product Identification System** To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. #### Examples: | Device | Package | Package<br>Drawing<br>Code | Package<br>Option | Shipping Carrier<br>Option | Device Grade | |-----------------|---------|----------------------------|-------------------|----------------------------|--------------------------------| | AT25320B-SSHL-B | SOIC | SN | SS | Bulk (Tubes) | Industrial | | AT25320B-SSHL-T | SOIC | SN | SS | Tape and Reel | Temperature<br>(-40°C to 85°C) | | AT25640B-SSHL-T | SOIC | SN | SS | Tape and Reel | , | | AT25320B-XHL-B | TSSOP | ST | Х | Bulk (Tubes) | | | AT25640B-XHL-T | TSSOP | ST | Х | Tape and Reel | | | AT25320B-MAHL-E | UDFN | Q4B | MA | Tape and Reel | | | AT25640B-MAHL-T | UDFN | Q4B | MA | Tape and Reel | | | AT25640B-MAHL-E | UDFN | Q4B | MA | Tape and Reel | | | AT25640B-CUL-T | VFBGA | 8U2-1 | С | Tape and Reel | | | AT25320B-MEHL-T | XDFN | 8ME1 | ME | Tape and Reel | | ## **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. ## **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### Trademarks The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-3161-9 ## **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |----------------------------------------|-----------------------|-------------------------|-----------------------------------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4450-2828 | | Technical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | http://www.microchip.com/ | China - Chongqing | Japan - Osaka | Finland - Espoo | | support | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Web Address: | China - Dongguan | Japan - Tokyo | France - Paris | | www.microchip.com | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Atlanta | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Duluth, GA | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | Tel: 678-957-9614 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | Fax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | Austin, TX | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | Tel: 512-257-3370 | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Boston | China - Nanjing | Malaysia - Penang | Tel: 49-7131-67-3636 | | Westborough, MA | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | Tel: 774-760-0087 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | Fax: 774-760-0088 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | Chicago | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | Itasca, IL | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | Tel: 630-285-0071 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | Fax: 630-285-0075 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | Dallas | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | Addison, TX | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | Tel: 972-818-7423 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | Fax: 972-818-2924 | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | Detroit | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | Novi, MI | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | Tel: 248-848-4000 | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | Houston, TX | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | Tel: 281-894-5983 | China - Xiamen | | Tel: 31-416-690399 | | Indianapolis | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | Noblesville, IN | China - Zhuhai | | Norway - Trondheim | | Tel: 317-773-8323 | Tel: 86-756-3210040 | | Tel: 47-7289-7561 | | Fax: 317-773-5453 | | | Poland - Warsaw | | Tel: 317-536-2380 | | | Tel: 48-22-3325737 | | Los Angeles | | | Romania - Bucharest | | Mission Viejo, CA | | | Tel: 40-21-407-87-50 | | Tel: 949-462-9523<br>Fax: 949-462-9608 | | | <b>Spain - Madrid</b><br>Tel: 34-91-708-08-90 | | | | | 1 | | Tel: 951-273-7800 | | | Fax: 34-91-708-08-91 | | Raleigh, NC | | | Sweden - Gothenberg | | Tel: 919-844-7510<br>New York, NY | | | Tel: 46-31-704-60-40 Sweden - Stockholm | | Tel: 631-435-6000 | | | Tel: 46-8-5090-4654 | | San Jose, CA | | | UK - Wokingham | | • | | | | | Tel: 408-735-9110 | | | Tel: 44-118-921-5800 | | Tel: 408-436-4270<br>Canada - Toronto | | | Fax: 44-118-921-5820 | | Tel: 905-695-1980 | | | | | Fax: 905-695-2078 | | | | | 1 ax. 900-090-2070 | | | |