## Le87557 xDSL Differential Line Driver Line Driver BD870 Series

**Preliminary Datasheet** 





Power Matters.™

Microsemi Corporate Headquarters
One Enterprise, Aliso Viejo,
CA 92656 USA
Within the USA: +1 (800) 713-4113
Outside the USA: +1 (949) 380-6100
Sales: +1 (949) 380-6136
Fax: +1 (949) 215-4996
E-mail: sales.support@microsemi.com
www.microsemi.com

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com.



# **Contents**

| 4 | D                 | Sea Charles                                                                  |      |
|---|-------------------|------------------------------------------------------------------------------|------|
| 1 | 1.1<br>1.2<br>1.3 | ion History         Revision 3.0           Revision 2.0         Revision 1.0 |      |
| 2 | Overv             | iew                                                                          | 2    |
| _ | 2.1               | Features                                                                     |      |
|   | 2.2               | Target Applications                                                          |      |
|   | 2.3               | Block Diagram                                                                | 3    |
| 3 | Functi            | ional Descriptions                                                           | 4    |
| • | 3.1               | Applications                                                                 |      |
|   |                   | 3.1.1 Block Diagram                                                          |      |
| 4 | Flectr            | ical Specifications                                                          | F    |
|   | 4.1               | Operational States                                                           |      |
| _ | D: D              |                                                                              |      |
| 5 |                   | escriptions                                                                  |      |
|   | 5.1               | Connection Diagram                                                           |      |
|   |                   | 5.1.1 Pin Description                                                        | 0    |
| 6 | Packa             | age Information                                                              | 10   |
|   | 6.1               | Absolute Maximum Ratings                                                     |      |
|   |                   | 6.1.1 Thermal Resistance                                                     |      |
|   |                   | 6.1.2 Package Assembly                                                       |      |
|   | 6.2               | Physical Dimension - 16-Pin Diagram                                          |      |
| 7 | Order             | ing Information                                                              | 12   |
|   | Oluci             | IIIU IIIIVIIIIUUUVII                                                         | . 12 |



# **Figures**

| Figure 1 | Line Driver Block Diagram                   |
|----------|---------------------------------------------|
| Figure 2 | Typical Application Circuit - Single Supply |
| Figure 3 | Typical Application Circuit - Dual Supplies |
| Figure 4 | Basic Test Circuit                          |
|          | Connection Diagram                          |
|          | Package Drawing                             |



# **Tables**

| Table 1 | Electrical Specifications |
|---------|---------------------------|
| Table 2 | Operational State Control |
| Table 3 | Pin Descriptions          |
| Table 4 | Absolute Maximum Ratings  |
| Table 5 | Operating Ranges          |
| Table 6 | Ordering Information      |



## 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

#### 1.1 **Revision 3.0**

The following were the summary of changes in revision 3.0 of this document:

- The document subtitle was changed from Advance Datasheet to Preliminary Datasheet.
- Electrical Specifications were updated. For more information, see Table 1, page 6.

#### 1.2 **Revision 2.0**

The following were the summary of changes in revision 2.0 of this document:

- Electrical specifications were added. For more information, see Electrical Specifications, page 6.
- Features were added. For more information, see Features, page 2.
- Pin descriptions were added. For more information, see Pin Description, page 8.
- Absolute maximum ratings were added. For more information, see Absolute Maximum Ratings, page 10.

### 1.3 **Revision 1.0**

Revision 1.0 was the first publication of this document.



## 2 Overview

The Le87557 device is a single channel differential amplifier designed to drive full rate VDSL2, ADSL2+, and PLC high-power signals. The Le87557 device contains a pair of wide-band amplifiers designed with Microsemi's HV15 bipolar SOI process for high-power output with low power consumption.

Line driver gain is set externally to the device. The device can be powered from a single high-voltage supply or from dual supplies.

The device can be programmed to one of three preset bias levels to optimize power and performance. In addition, the line driver features a power down state, which forces low-power and high-impedance mode for receive transmissions or for idle operations.

The control pins respond to input levels that can be generated with a standard GPIO, but are tolerant of higher voltage logic levels.

The Le87557device is available in a 16-pin (4 mm x 4 mm) QFN package with an exposed pad for enhanced thermal conductivity.

#### 2.1 Features

- · High-power differential output
  - · Delivers signal strengths up to 21 dBm
  - Operates up to 12 V from a single supply or up to ±6 V from dual power supplies
  - Drive capability up to 750 mA from a single 12 V supply
- · User settable gain and bandwidth
  - · Bandwidth up to 300 MHz
- · Class AB operation
- · Four operational states, low power operation
- Thermal shutdown circuitry
- · Miniature 4 mm x 4 mm thermally enhanced package
- · RoHS compliant
- · Pin-compatible with industry standard line drivers

## 2.2 Target Applications

- VDSL2 Line Driver
- ADSL2+ CPE Line Driver
- G.SHDSL, HDSL2 Line Drivers
- Power Line Communications (PLC)



## 2.3 Block Diagram

The following figure shows the Le87557 block diagram.

Figure 1 • Line Driver Block Diagram





## **3 Functional Descriptions**

## 3.1 Applications

The Le87557 device contains a pair of wide-band high-power current-feedback amplifiers. The external RFA and RFB resistors close the feedback loop for each amplifier. The value of these resistors sets the amplifiers bandwidth. An RFA or RFB value of 750  $\Omega$  provides a 3 dB bandwidth of ~250 MHz. A lower RFA or RFB value provides greater bandwidth and a higher RFA or RFB value provides a narrower bandwidth.

**Note:** Amplifiers configured in a current-feedback arrangement exhibit some amount of gain peaking before roll-off. The higher the bandwidth, the more peaking.

The RG resistor sets the gain of both amplifiers, using the following formula:

```
AV = [(RFA + RFB)/RG] + 1
```

The resistor network on the INA+ and INB+ inputs sets a common-mode bias for the inputs. This bias should be set at the midpoint of VS+.

#### 3.1.1 Block Diagram

The following block diagram shows a typical VDSL2 application circuit for transmission of 14.5 dBm to the line. This circuit uses a single VS supply.

Figure 2 • Typical Application Circuit - Single Supply





The following diagram shows a typical application circuit using dual VS supplies. The resistor network on the INA+ and INB+ inputs sets a common-mode bias for the inputs.

Figure 3 • Typical Application Circuit - Dual Supplies



#### 3.1.1.1 Input Considerations

The driving source impedance should be less than 100 nH to avoid any ringing or oscillation.

#### 3.1.1.2 Output Driving Considerations

The internal metalization is designed to drive 200 mARMS sinusoidal current and there is no current limit mechanism. It is recommended that series resistors are used to drive lines.

If a DC current path exists between the two outputs, DC current can flow through the outputs. To avoid the DC current flow, the most effective solution is to place DC blocking capacitors in series with the outputs.

#### 3.1.1.3 Protection

The line driver has thermal shutdown protection. Amplifiers turn off and outputs appear as high impedance if the silicon temperature rises above the TSD temperature.

#### 3.1.1.4 Power Supplies and Component Placement

The power supply should be well bypassed with decoupling placed close to the Le87557 device.



# 4 Electrical Specifications

This section provides the DC characteristics, AC characteristics, and recommended operating conditions of the Le87557 device.

**Typical Conditions**: VS = 12 V and  $T_A$  = 25 °C. For more information, see Figure 4, page 7.

The following table shows the electrical specifications.

Table 1 • Electrical Specifications

| Symbol                      | Parameter Description                   | Condition                                                     | Min        | Typical     | Max        | Unit   |
|-----------------------------|-----------------------------------------|---------------------------------------------------------------|------------|-------------|------------|--------|
| I <sub>VS+</sub>            | Quiescent Supply Current                | Full Bias                                                     |            | 30          | 38         | mA     |
| I <sub>VS+</sub>            | Quiescent Supply Current                | Medium Bias                                                   |            | 20          |            | mA     |
| I <sub>VS+</sub>            | Quiescent Supply Current                | Low Bias                                                      |            | 12          |            | mA     |
| I <sub>VS+</sub>            | Quiescent Supply Current                | Power Down                                                    |            | 1.2         | 2          | mA     |
| V <sub>IH</sub>             | Input High Voltage                      |                                                               | 2          |             |            | V      |
| V <sub>IL</sub>             | Input Low Voltage                       |                                                               |            |             | 8.0        | V      |
| I <sub>IH</sub>             | Input High Current                      | C0, C1 = 6 V                                                  | 30         | 60          | 90         | μΑ     |
| I <sub>IL</sub>             | Input Low Current                       | C0, C1 = 0 V                                                  | <b>-</b> 5 |             | 5          | μΑ     |
| I <sub>B</sub> <sup>1</sup> | Input Bias Current                      | Non-Inverting Input<br>Inverting Input, Differential          | –7<br>–75  |             | 7<br>75    | μА     |
| e <sub>N</sub>              | Input Noise Voltage                     |                                                               |            | 7           |            | nV/√Hz |
| i <sub>N</sub>              | -Input Noise Current                    |                                                               |            | 13          |            | pA/√Hz |
| V <sub>O</sub>              | Output Voltage                          | $R_{Load}$ = 50 $\Omega$                                      | 1          |             | 11         | V      |
| V <sub>O</sub> <sup>1</sup> | Output Voltage                          | $VS = \pm 6 \text{ V}, R_{Load} = 50 \Omega$                  | ±4.85      | ±5          |            |        |
| $V_0^1$                     | Output Voltage                          | VS = $\pm 6$ V, $R_{Load}$ = 20 $\Omega$                      | ±4.4       | ±4.7        |            |        |
| I <sub>O</sub>              | Output Current                          | R <sub>Load</sub> = 0 Ω                                       |            | 1000        |            | mA     |
| Z <sub>O</sub>              | Disabled Output<br>Impedance            | Differential                                                  | 400        | 1800        |            | Ω      |
| BW                          | Bandwidth, –3dB                         | RF = 499 $\Omega$ , RG = 250 $\Omega$ , AV = 5                |            | 300         |            | MHz    |
|                             |                                         | RF = 750 Ω, RG = 375 Ω, AV = 5                                |            | 250         |            |        |
|                             |                                         | RF = 750 Ω, RG = 165 Ω, AV = 10                               |            | 200         |            |        |
| THD <sup>1</sup>            | Total Harmonic Distortion               | f = 200  kHz, VO = 8  Vpkd,<br>$R_{LOAD} = 100 \Omega$        |            | -83         | <b>-72</b> | dBc    |
|                             |                                         | f = 4  MHz,  VO = 1  Vpkd,<br>$R_{\text{LOAD}} = 100 \Omega$  |            | <b>-</b> 75 |            |        |
|                             |                                         | f = 10  MHz,  VO = 1  Vpkd,<br>$R_{\text{LOAD}} = 100 \Omega$ |            | <b>-</b> 71 |            |        |
|                             |                                         | f = 17 MHz, VO = 1 Vpkd,<br>$R_{LOAD}$ = 100 $\Omega$         |            | <b>–</b> 75 |            |        |
| TSD                         | Thermal Shutdown Temperature Hysteresis |                                                               |            | 170<br>20   |            | °C     |

<sup>1.</sup> Guaranteed by design and device characterization.



Note: The line driver can survive a permanent short circuit on the line.

The following figure shows the basic test circuit.

Figure 4 • Basic Test Circuit



## 4.1 Operational States

Logic input control pins have internal pull-down resistors. By default, the line driver powers-up in the full bias state.

The following table lists the operational state control.

Table 2 • Operational State Control

| C1 | C0 | Device State |
|----|----|--------------|
| 0  | 0  | Full bias    |
| 0  | 1  | Medium bias  |
| 1  | 0  | Low bias     |
| 1  | 1  | Power down   |

The line driver is active for transmission in the full, medium, and low bias states. These states are different only in the level of bias current applied to amplifiers, allowing the user to select the lowest amount of power required to achieve the desired linearity.

The amplifier outputs are set for high impedance in the power-down state.



# **5** Pin Descriptions

The Le87557 device has 16 pins, which are described in this section.

## **5.1** Connection Diagram

The following illustration represents the pin diagram for the Le87557 device, as seen looking through the package from the top of it.

Figure 5 • Connection Diagram



**Note:** The device incorporates an exposed die pad on the underside of its package. The pad acts as a heat sink and must be connected to a copper plane through the thermal plane for proper heat dissipation. It is electrically isolated and may be connected to GND or VS-.

## 5.1.1 Pin Description

The following table shows the functional pin descriptions for the Le87557 device.

Table 3 • Pin Descriptions

| Pin             | Pin Name | Туре   | Description                                             |
|-----------------|----------|--------|---------------------------------------------------------|
| 1, 5, 6, 12, 15 | NC       |        | No connects, no internal connection                     |
| 2               | INA-     | Input  | Amplifier A negative input                              |
| 3               | INA+     | Input  | Amplifier A positive input                              |
| 4               | GND      | Ground | Low noise analog ground                                 |
| 7               | VS-      | Power  | Negative power supply. Connect to GND if single supply. |
| 8, 9            | C0, C1   | Inputs | Control inputs                                          |
| 10              | INB+     | Input  | Amplifier B positive input                              |
| 11              | INB-     | Input  | Amplifier B negative input                              |
| 13              | OUTB     | Output | Amplifier B output                                      |
| 14              | VS+      | Power  | Positive power supply                                   |
| 16              | OUTA     | Output | Amplifier A output                                      |



Table 3 • Pin Descriptions (continued)

| Pin         | Pin Name | Type | Description                                                                                                           |
|-------------|----------|------|-----------------------------------------------------------------------------------------------------------------------|
| Exposed Pad |          |      | The exposed pad must be connected to a thermal plane, it is electrically isolated and can be connected to GND or VS–. |



## 6 Package Information

## 6.1 Absolute Maximum Ratings

The following table shows the absolute maximum ratings.

Table 4 • Absolute Maximum Ratings

| Range                              |
|------------------------------------|
| -65 °C ≤ TA ≤ +150 °C              |
| –40 °C ≤ TJ ≤ +150 °C <sup>1</sup> |
| –0.3 V to +13.2 V                  |
| -6.6 V to +0.3 V                   |
| VS+ to VS-                         |
| –0.3 V to 6.6 V                    |
| 1 W                                |
| 52 °C/W                            |
| 26 °C/W                            |
| 14.6 °C/W                          |
| 3.1 °C/W                           |
| JESD22 class 2 compliant           |
| JESD22 class IV compliant          |
|                                    |

<sup>1.</sup> Continuous operation above 145 °C junction temperature may degrade device reliability.

#### 6.1.1 Thermal Resistance

The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad should be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to larger internal copper planes.

## 6.1.2 Package Assembly

The green package devices are assembled with enhanced, environmental-friendly lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating, which is compatible with conventional board assembly processes or newer lead-free board assembly processes.

Refer to IPC/JEDEC J-Std-020 for recommended peak soldering temperature and solder reflow temperature profile.

## 6.1.3 Operating Ranges

Microsemi guarantees the performance of this device over the –40 °C to 85 °C temperature range by conducting electrical characterization and a single insertion production test coupled with periodic sampling. These procedures comply with the Telcordia GR-357-CORE generic requirements for assuring the reliability of components used in telecommunications equipment.

<sup>2.</sup> For more information, see Thermal Resistance, page 10.

<sup>3.</sup> No air flow.



The following table shows the operating ranges.

Table 5 • Operating Ranges

| Name                          | Unit                                                 | Range                            |
|-------------------------------|------------------------------------------------------|----------------------------------|
| Ambient temperature           | T <sub>A</sub>                                       | –40 °C to 85 °C                  |
| Single power supply operation | VS+ with respect to GND, VS- = GND:<br>Typical usage | 4.5 V to 12 V,<br>12 V to ± 10%  |
| Dual power supply operation   | VS+/VS- with respect to GND: Typical usage           | ±2.25 V to ±6 V,<br>±6 V to ±10% |

## 6.2 Physical Dimension - 16-Pin Diagram

The following illustration shows the package drawing for the Le87557 device. The drawing contains the top view, bottom view, and side view.

Figure 6 • Package Drawing



**Note:** Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit, or function of the device. Markings vary with the mold tool used in manufacturing.



# 7 Ordering Information

The following table lists the ordering information for the Le87557 device.

Table 6 • Ordering Information

| Part Order Number | Description                                               | Packing System |
|-------------------|-----------------------------------------------------------|----------------|
| Le87557NQC        | 16-pin,4 mm x 4 mm QFN green package with an exposed pad  | Tray           |
| Le87557NQCT       | 16-pin, 4 mm x 4 mm QFN green package with an exposed pad | Tape and reel  |

**Note:** The green package is halogen free and meets RoHS2 directive 2011/65/EU of the European council to minimize the environmental impact of electrical equipment.