ZL88801



Dual Channel Shared Battery Wideband

VoicePort Device - ZL880 Series

Data Sheet

#### Features

- Next Generation ZL880 VoicePort Family with Enhanced Features and Performance
  - Low BOM cost shared power supplies
  - Optional low BOM cost shared protection circuitry
  - Same API interface as the VE880 Series
- Complete BORSCHT Functions for Two FXS Channels in a Single 64-Pin 9x9 QFN Package
- Choice of Low cost, Energy Efficient Switching Regulator Architectures
  - Patent-pending Shared Buck-Boost Automatic Battery Switching (BBABS)
  - Shared Tracking Battery (STB)
- Integrated Power Management
  - STB switching regulator tracks line voltage minimizing active power dissipation
  - Low Power Idle Mode
  - Integrated real-time power monitoring tool
- Ringing
  - 50 V<sub>RMS</sub> open circuit with 5 REN load (BBABS)
  - 60 V<sub>RMS</sub> open circuit with 3 REN load (STB)
  - Adaptive ringing for power management
- Worldwide Programmability
  - Narrowband or Wideband mode
  - Input impedance, balance impedance, gain
  - DC feed voltage and current limit
  - Ringing frequency, voltage and current limit
  - G.711 µ-law, A-law, or 16-bit linear coding
  - Call progress tone and Caller ID generation
  - Sample coefficients for more than 50 countries

#### • Pin-Selectable PCM/MPI or ZSI Interfaces

- MPI Mode with support for SPI Mode 3 and no inter byte chip select off time
- ZSI Mode for a smaller number of interface signals to the host and less expensive isolation
- VoicePath<sup>™</sup> SDK and VP-API-II Software Available to Implement FXS Functions
- VeriVoice<sup>™</sup> Software Suites Available for Manufacturing and Subscriber Loop Testing
  - Utilizes integrated test tool box

Document ID#: 146161

October 2013

#### **Ordering Information**

Device OPN(1)Device TypePackagePackingZL88801LDF1100V-Tracker64-pin QFN (9x9)Tape & ReelZL88801LDG1100V-Tracker64-pin QFN (9x9)Tray

 The Green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment.

## Applications

- DSL Residential Gateways and Integrated Access Devices (IADs)
- PON Single Family Units (SFUs)

## Description

The Microsemi<sup>®</sup> ZL88801 Dual Channel Shared Battery Wideband VoicePort Device provides complete BORSCHT functions for two telephone line FXS ports. This device is a part of the new *ZL880 Series* featuring enhanced functionality, lower BOM cost, and greater power efficiency. The *ZL880 Series* maintains software compatibility with the industry leading *VE880 Series*.

The ZL88801 uses energy efficient shared power supply topologies for reduced BOM cost. The ZL88801 can be configured for patent-pending inverting Buck-Boost Automatic Battery Switching or Shared Tracking Battery operation.



Figure 1 - ZL88801 Device Block Diagram



# **Table of Contents**

| 1.0 Soluti     | on Overview                                                          |  |
|----------------|----------------------------------------------------------------------|--|
| 2.0 ZL888      | 01 Device Overview and Block Diagram9                                |  |
|                | 880 Series Features                                                  |  |
|                | w and Enhanced Features                                              |  |
|                | evice Block Diagram                                                  |  |
|                | ional Description                                                    |  |
|                | ost Port Interface                                                   |  |
|                | 1.1 PCM Interface and Time Slot Assigner                             |  |
|                | 1.2 Serial Peripheral Interface (SPI)                                |  |
|                | 1.3 ZSI Serial Mode                                                  |  |
|                | but / Output Block                                                   |  |
|                | Itage Sense                                                          |  |
|                | nice Signal Processor                                                |  |
|                |                                                                      |  |
|                | 4.1 Impedance Synthesis                                              |  |
|                | 4.2 Frequency Response Correction and Equalization                   |  |
|                | 4.3 Transhybrid Balancing                                            |  |
|                | 4.4 Gain Adjustment                                                  |  |
|                | 4.5 Transmit Signal Processing                                       |  |
|                | 4.6 Receive Signal Processing                                        |  |
|                | 4.7 Speech Coding                                                    |  |
| 3.4            | 4.8 Wideband Operation                                               |  |
| 3.5 Si         | gnal Generation                                                      |  |
| 3.             | 5.1 Multi-Tone Generation                                            |  |
| 3.             | 5.2 Frequency and Amplitude Modulation                               |  |
| 3.             | 5.3 Triangular and Trapezoidal Signal Generation                     |  |
|                | w Power DC Feed                                                      |  |
|                | ormal DC Feed                                                        |  |
| 3.8 Te         | st Feed                                                              |  |
|                | nging                                                                |  |
|                | 9.1 Balanced Ringing                                                 |  |
|                | 9.2 Adaptive Ringing Amplitude                                       |  |
|                | 9.3 Switch Hook Detection                                            |  |
|                | 9.4 Ring Trip Detection                                              |  |
|                | Subscriber Line Testing                                              |  |
|                | 10.1 VeriVoice Professional Test Suite Software for the ZL880        |  |
|                | Anufacturing Testing                                                 |  |
| 3.12 N         | Aetering                                                             |  |
| 3.13 S         | Switching Regulator Controller                                       |  |
| 3.             | 13.1 Shared Inverting Buck-Boost Automatic Battery Switching (BBABS) |  |
| 3.             | 13.2 Shared Tracking Battery (STB)                                   |  |
| 3. <b>14</b> T | ip/Ring Protection                                                   |  |
|                | ical Specifications                                                  |  |
|                | solute Maximum Ratings                                               |  |
|                | ermal Performance                                                    |  |
|                | perating Ranges                                                      |  |
|                | 3.1 Recommended Operating Conditions                                 |  |
|                | ical Characteristics                                                 |  |
|                | st Conditions                                                        |  |
|                | ipply Currents and Power Dissipation                                 |  |
|                | 2.1 BBABS Operation                                                  |  |
|                | 2.1 BBABS Operation                                                  |  |
|                | C Characteristics                                                    |  |
| 0.0 D(         | - Onaradiensilos                                                     |  |



# **Table of Contents**

|     | 5.4 DC Feed and Signaling - All States Except Low Power Idle Mode                   | 3 |
|-----|-------------------------------------------------------------------------------------|---|
|     | 5.5 DC Feed and Signaling - Low Power Idle Mode State                               | 3 |
|     | 5.6 Metering                                                                        | 4 |
|     | 5.7 Ringing                                                                         | 4 |
|     | 5.8 Switching Regulator Controller                                                  | 4 |
|     | 5.9 Voice ADC Signal Sense Accuracy                                                 |   |
|     | 5.10 Supervision ADC Signal Sense Accuracy                                          | 5 |
|     | 5.11 Transmission Characteristics - Narrowband Codec Mode                           | 6 |
|     | 5.12 Attenuation Distortion - Narrowband Codec Mode                                 |   |
|     | 5.13 Discrimination Against Out-of-Band Input Signals - Narrowband Codec Mode       | 8 |
|     | 5.14 Discrimination Against 12- and 16-kHz Metering Signals - Narrowband Codec Mode | 8 |
|     | 5.15 Spurious Out-of-Band Signals at the Analog Output - Narrowband Codec Mode      |   |
|     | 5.16 Overload Compression - Narrowband Codec Mode                                   |   |
|     | 5.17 Gain Linearity - Narrowband Codec Mode                                         | 1 |
|     | 5.18 Total Distortion Including Quantizing Distortion - Narrowband Codec Mode       | 2 |
|     | 5.19 Group Delay Distortion - Narrowband Codec Mode                                 | 3 |
|     | 5.20 Transmission Characteristics - Wideband Codec Mode                             | 4 |
|     | 5.21 Attenuation Distortion - Wideband Codec Mode                                   | 5 |
|     | 5.22 Group Delay Distortion - Wideband Codec Mode 4                                 | 6 |
| 6.0 | Switching Characteristics and Waveforms                                             | 7 |
|     | 6.1 PCM and SPI Mode                                                                | 7 |
|     | 6.1.1 SPI Interface                                                                 |   |
|     | 6.1.2 PCM Interface                                                                 |   |
|     | 6.2 ZSI Interface                                                                   |   |
|     | 6.3 Switcher Output Timing                                                          |   |
| 7.0 | Device Pinout                                                                       |   |
|     | Application Information                                                             |   |
| 0.0 | 8.1 BBABS Line Interface Circuit.                                                   |   |
|     | 8.2 BBABS Line Interface Circuit Bill of Materials                                  |   |
|     | 8.3 BBABS Switching Regulator Circuit                                               |   |
|     | 8.4 BBABS Switching Regulator Circuit Bill of Materials                             | 0 |
|     | 8.5 STB Line Interface Circuit                                                      |   |
|     | 8.6 STB Line Interface Circuit Bill of Materials                                    | 2 |
|     | 8.7 STB Switching Regulator Circuit                                                 |   |
|     | 8.8 STB Switching Regulator Circuit Bill of Materials                               |   |
| • • | Programming the ZL88801                                                             |   |
| 9.0 | 9.1 Programmable Features                                                           |   |
|     | 9.2 VoicePath SDK Overview                                                          |   |
|     | 9.3 VoicePath API-II Software Overview                                              |   |
|     | 9.3.1 Introduction                                                                  |   |
|     | 9.3.2 Customer Application                                                          |   |
|     | 9.3.3 VoicePath API-II.                                                             |   |
|     | 9.3.4 Hardware Abstraction Layer                                                    |   |
|     | 9.3.5 System Services Layer                                                         |   |
|     | 9.4 System Configuration Functions                                                  |   |
|     | 9.5 Initialization                                                                  |   |
|     | 9.6 Line State Control                                                              |   |
|     | 9.6.1 VP_LINE_DISABLED                                                              |   |
|     | 9.6.2 VP_LINE_DISCONNECT                                                            |   |
|     | 9.6.3 VP_LINE_STANDBY                                                               |   |
|     | 9.6.4 VP_LINE_OHT                                                                   |   |
|     | 9.6.5 VP LINE ACTIVE, VP LINE TALK                                                  |   |
|     | 3.0.5 VF_LINE_ACTIVE, VF_LINE_TAEN                                                  | 3 |



# **Table of Contents**

| 9.6.6 VP_LINE_TIP_OPEN                 | 69 |
|----------------------------------------|----|
| 9.6.7 VP_LINE_RINGING                  | 69 |
| 9.6.8 VP_LINE_HOWLER                   | 69 |
| 9.7 Line Status Monitoring.            | 69 |
| 9.8 Input / Output Control             | 70 |
| 10.0 VP-API-II Profiles                | 71 |
| 10.1 Profile Wizard Project Definition | 72 |
| 10.2 Profile Wizard Main Menu          | 73 |
| 10.3 Device Profile                    |    |
| 10.3.1 Overview                        | 74 |
| 10.4 AC FXS Profiles.                  | 75 |
| 10.5 DC Profile                        | 76 |
| 10.6 Ringing Profile                   | 77 |
| 10.7 Tone Profile                      | 78 |
| 10.8 Tone Cadence Profile              | 79 |
| 10.9 Ringing Cadence Profile           | 80 |
| 10.10 Caller ID Profile                |    |
| 10.11 Metering Profile                 | 82 |
| 11.0 Package Outline                   | 83 |
| 12.0 Related Collateral                | 85 |
| 12.1 Documentation                     | 85 |
| 12.2 Development Hardware.             | 85 |
| 12.3 Development Software              | 85 |

# List of Figures

| Figure 1 - ZL88801 Device Block Diagram                                                        | 1  |
|------------------------------------------------------------------------------------------------|----|
| Figure 2 - ZL880 Dual Channel VoicePort Solution Diagram.                                      |    |
| Figure 3 - ZL88801 Device Block Diagram                                                        |    |
| Figure 4 - PCM Highway Structure                                                               |    |
| Figure 5 - Transmit PCM Interface.                                                             |    |
| Figure 6 - Receive PCM Interface                                                               |    |
| Figure 7 - PCM Data Flow Transmit and Receive Data (Transmit Data on Negative PCLK Edge)       |    |
| Figure 8 - 4-Wire SPI Connection to Host Processor.                                            |    |
| Figure 9 - SPI Mode 3 Interface Timing                                                         |    |
| Figure 10 - MPI Interface Timing                                                               |    |
| Figure 11 - ZSI Timing Protocol                                                                |    |
| Figure 12 - Voice Signal Processing Block Diagram                                              |    |
| Figure 13 - Multi-Tone Generation                                                              |    |
| Figure 14 - Frequency Tone Modulation                                                          |    |
| Figure 15 - Trapezoidal Signal Generation                                                      |    |
| Figure 16 - Active State I / V Characteristic                                                  |    |
| Figure 17 - Balanced Ringing with Fixed Supply                                                 |    |
| Figure 18 - Metering Pulse Definitions.                                                        |    |
| Figure 19 - Transmit (A to D) Path Attenuation vs. Frequency                                   |    |
| Figure 20 - Receive (D to A) Path Attenuation vs. Frequency                                    |    |
| Figure 21 - Discrimination Against Out-of-Band Signals                                         |    |
| Figure 22 - Spurious Out-of-Band Signals                                                       |    |
| Figure 23 - Analog-to-Analog Overload Compression                                              |    |
| Figure 24 - A-law Gain Linearity with Tone Input (Both Paths)                                  |    |
| Figure 25 - μ-law Gain Linearity with Tone Input (Both Paths)                                  |    |
| Figure 26 - Total Distortion with Tone Input (Both Paths).                                     |    |
| Figure 27 - Group Delay Distortion                                                             |    |
| Figure 28 - Transmit (A to D) Path Attenuation vs. Frequency - (with High-Pass Filter Enabled) |    |
| Figure 29 - Receive (D to A) Path Attenuation vs. Frequency                                    |    |
| Figure 30 - Group Delay Distortion                                                             |    |
| Figure 31 - SPI Interface (Input Mode)                                                         |    |
| Figure 32 - SPI Interface (Output Mode)                                                        |    |
| Figure 33 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge)                     |    |
| Figure 34 - PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge)                     |    |
| Figure 35 - PCM Clock Timing                                                                   |    |
| Figure 36 - ZSI Interface Timing Protocol                                                      |    |
| Figure 37 - Switcher Output Waveform SWOUTY, SWOUTZ                                            | 53 |
| Figure 38 - ZL88801 Device Pinout (QFN-64) - Top View                                          | 54 |
| Figure 39 - ZL88801 BBABS Line Interface Circuit                                               |    |
| Figure 40 - BBABS Switching Regulator Circuit.                                                 | 59 |
| Figure 41 - ZL88801 STB Line Interface Circuit                                                 | 61 |
| Figure 42 - STB Switching Regulator Circuit                                                    | 63 |
| Figure 43 - VP-API-II Software Architecture                                                    | 66 |
| Figure 44 - Profile Wizard Screen - Creating a New Project                                     |    |
| Figure 45 - Profile Wizard - Main Menu                                                         |    |
| Figure 46 - Profile Wizard - Device Profile Configuration.                                     |    |
| Figure 47 - Profile Wizard - DC Profile Configuration Example                                  |    |
| Figure 48 - Profile Wizard - Ringing Profile Configuration Example                             |    |



# List of Figures

| Figure 49 - Profile Wizard - Tone Profile Configuration       | . 78 |
|---------------------------------------------------------------|------|
| Figure 50 - Profile Wizard - Tone Cadence Profile Example     | . 79 |
| Figure 51 - Profile Wizard - Ringing Cadence Profile Example  | . 80 |
| Figure 52 - Profile Wizard - Type 1 Caller ID Profile Example | . 81 |
| Figure 53 - Profile Wizard - Metering Profile Example         | . 82 |
| Figure 54 - ZL88801 (QFN-64) Package Drawing                  | . 83 |
| Figure 55 - Recommended Land Pattern (QFN-64) - Top View      | . 84 |



-

# List of Tables

| Table 1 - Maximum Number of Transmit or Receive Channels         13               | •        |
|-----------------------------------------------------------------------------------|----------|
| Table 1 - SPI Interface Signals.    14                                            | Ł        |
| Table 2 - VP-API-II Functions for Gain Adjustment    19                           | 1        |
| Table 3 - VP-API-II Functions for Speech Coding    20                             | 1        |
| Table 4 - VP-API-II Functions Using Signal Generators.    20                      |          |
| Table 5 - VP-API-II Functions for Howler Tone Generation    22                    |          |
| Table 6 - Ring Trip Parameters    24                                              | ł.       |
| Table 7 - Out of Band Discrimination, Narrowband Codec Mode.       38             |          |
| Table 8 - VP-API-II Functions for System Services    67                           | •        |
| Table 9 - VP-API-II Functions for System Configuration         67                 | •        |
| Table 10 - VP-API-II Functions for Line State Control    68                       | 5        |
| Table 11 - VP-API-II Functions for Line Status Monitoring       69                | 1        |
| Table 12 - VP-API-II Functions for Configuring and Accessing I/O Lines         70 | 1        |
| Table 13 - VP-API-II Profile Types    71                                          |          |
| Table 14 - VP-API-II Functions For Device Configuration         74                | F.       |
| Table 15 - Supported AC Source Impedances.    75                                  | <b>)</b> |
| Table 16 - VP-API-II Functions Using AC FXS Profile    75                         | <b>)</b> |
| Table 17 - VP-API-II Functions For DC Feed and Hook Detection Configuration       | •        |
| Table 18 - VP-API-II Functions For Ringing and Ring Trip Definition.         78   |          |
| Table 19 - VP-API-II Function Using Tone Profile    78                            |          |
| Table 20 - VP-API-II Function For Tone Cadencing                                  | 1        |
| Table 21 - VP-API-II Functions For Ringing Cadencing    80                        | 1        |
| Table 22 - VP-API-II Functions For Caller ID    81                                |          |
| Table 23 - VP-API-II Functions for Metering    82                                 | 2        |



## **1.0 Solution Overview**

The ZL880 VoicePort Series represents Microsemi's next generation solution for cable eMTAs, fiber PON SFUs, Integrated Access Devices, DSL Gateways, and other telephony products for worldwide markets. The ZL880 VoicePort Series consists of a ZL88701/702 Tracking Battery, ZL88601/602 Auto Battery Switching (ABS), or ZL88801 Shared Battery device, VoicePath API-II (VP-API-II) Software, and Profiles Data Structures. To support the ZL880 VoicePort Series, Microsemi offers a comprehensive VoicePath Software Development Kit (SDK) and hardware reference designs.

The ZL88801 Shared Battery device implements a universal telephone line interface by performing all necessary voice telephony functions from driving a high voltage subscriber telephone line to DSP codec functions for two lines. All AC, DC, and signaling parameters are fully programmable via a pin-selectable PCM and SPI or reduced pin-count ZSI interface.

The ZL88801 features integrated switching controllers that drive external components to generate the high voltages necessary for efficiently powering and ringing analog telephones. The high performance architecture permits high efficiency in all operating states and corresponding low power consumption. The switching regulator circuit can be configured for Shared Inverting Buck-Boost Automatic Battery Switching (BBABS) or Shared Tracking Battery (STB) operation. Both circuits support ringing voltages up to 85-V<sub>PK</sub>. BBABS operation supports large ringing loads and requires a minimal number of external components. STB operation features low power consumption and maximum power efficiency in all states. The lower battery voltages used in STB operation also allow for use of a low cost shared protection option.

Additionally, the ZL88801 has self-test and line test support to allow the system to resolve faults to the line or line circuit.

The VoicePath API-II (VP-API-II) software initializes each FXS port coefficient data containing application or country-specific AC and DC parameters, ringing and other signaling characteristics, and configures the switcher. VP-API-II resides on the customer's VoIP processor or SoC and provides high-level control over the telephony functions. VP-API-II offers a seamless migration between products utilizing its common software architecture and interfaces with the Microsemi VeriVoice Professional Test Suite Software.

A *Microsoft<sup>®</sup> Windows<sup>®</sup>* GUI (Graphical User Interface) application, *VoicePath Profile Wizard (VP Profile Wizard)*, allows the user to select the operating parameters of the FXS channels and to automatically generate the sets of data structures, called *Profiles*, that are required by the *VP-API-II* for integration with the VoIP host software.

Figure 2 shows a high-level solution diagram with a ZL880 device, VP-API-II and Profiles.



Figure 2 - ZL880 Dual Channel VoicePort Solution Diagram



## 2.0 ZL88801 Device Overview and Block Diagram

#### 2.1 VE880 Series Features

The ZL88801 device supports the following standard FXS features, which are common with the VE880 Series:

- Performs all Battery feed, Ringing, Signaling, Coding, Hybrid and Test (BORSCHT) functions
- Single chip solution provides high voltage line driving, digital signal processing, and high voltage power generation for two lines
- Wideband 7 kHz and Narrowband 3.4 kHz codec modes
- Exceeds *Telcordia<sup>®</sup> GR-909-CORE* transmission requirements
- Single hardware design meets worldwide requirements through software programming of: –Ringing waveform, frequency and amplitude
  - -DC loop-feed characteristics and current limit
  - -Loop-supervision detection thresholds
  - -Off-hook debounce circuit
  - -Ground-key and ring-trip filters
  - -Two-wire AC impedance
  - -Transhybrid balance impedance
  - -Transmit and receive gains
  - -Transmit and receive equalization
  - -Digital I/O pins
  - -A-law/µ-law and linear coding selection
  - -Switching power supply
- Supports both loop-start and ground-start signaling
- On-hook transmission
- Power/service denial mode
- Smooth polarity reversal
- Supports wink function
- Metering generation with envelope shaping
   Programmable frequency and duration
- Internal Test Termination
- Compatible with inexpensive protection networks

- Self-contained ringing generation and control
- Programmable ringing cadencing
- Internal battery-backed balanced sinusoidal or trapezoidal ringing
- Integrated ring-trip filter and software enabled manual or automatic ring-trip mode
- Flexible tone generation
  - Call progress tone generation
  - DTMF tone generation
  - Universal Caller ID generation (FSK and DTMF signaling)
  - Howler tone generation with VP-API-II
  - Integrated switching regulator controller
  - Can generate the battery voltages for each line
  - Good efficiency in all states
  - Low idle-power per line
  - Line-feed characteristics independent of battery voltage
- Monitors two-wire interface voltages and currents for subscriber line diagnostics implemented by *VeriVoice Professional Test Suite Software*
- Supported by VeriVoice Manufacturing Test
   Package
- Can monitor and/or drive Tip and Ring independently
- Built-in voice-path test modes
- Integrated self-test features
- 100% compatible with *VoicePath SDK* and *VP-API-II*
- Small physical size in 9x9 mm 64-pin QFN



#### 2.2 New and Enhanced Features

In addition to the standard *VE880 Series* FXS features, the ZL88801 features the following enhancements and new capabilities for greater power efficiency and lower system cost:

- New ZL880 Series family with a core operating at 1.2 V<sub>DC</sub>
  - Internal 1.2 V<sub>DC</sub> regulator
- Very low BOM cost:
  - Single power supply for two channels
  - Optional single low cost fixed voltage protector for two channels (STB operation)
  - Smaller value/size/cost switcher output capacitors
  - Smaller and less expensive capacitors at the SLIC VBAT pins
  - Smaller and less expensive  $C_{TAC}$  and  $C_{RAC}$  capacitors
- Low-Power Idle Mode (LPIM)
  - Voltage-based off-hook detection
- Supervision ADC for advanced testing, improved calibration and adaptive power management
  - Can monitor up to 5 signals in multiplexed mode, such as VTIP, VRING, IM, IL, and VBAT
  - Two pins for sensing external voltages ranging from -180 V to +60 V
- Improved DC leakage measurements
  - Facilitated by increasing the value of the DC sense resistors to 1.0  $M\Omega$
- Adaptive ringing algorithm adjusts ringing amplitude to meet preset power limit
- Simultaneous ground key / DC fault detection
- Over current monitoring and blanking
   New programmable options and thresholds

- Improved hook and ground key detection with hysteresis and calibrated thresholds
- Enhanced SPI Interface
  - Eliminates the need for CS off requirement between data bytes
  - Up to 3 times higher effective bandwidth
  - Support for SPI Modes 0 and 3
- ZSI Interface option requires fewer serial interface signals to the host
  - Only 4 ZSI signals required compared to 9 for PCM and SPI
  - Less expensive system isolation cost
- Programmable PCM and SPI or ZSI interface voltage
  - Supports communication with host processors at 1.8 V, 2.5 V or 3.3 V
- Upgraded command set
  - Per-channel Wideband sampling mode
  - On-chip timer functions
  - Tone generators add frequency modulation capability for compliance with *BT*, *NTT*, and *Austel* special Howler tone requirements
  - Upgraded ring-trip algorithm
- Comprehensive device calibration capabilities
  - Shorter calibration time
  - No need to generate voltages to the Tip/Ring interface
  - Longitudinal operating point calibration
  - Programmable loop current dependent overhead



## 2.3 Device Block Diagram

Figure 3 shows the major functional blocks of the ZL88801 device.



Figure 3 - ZL88801 Device Block Diagram



## 3.0 Functional Description

#### 3.1 Host Port Interface

The ZL88801 device features a flexible host port interface which is hardware-selectable for communicating with VoIP processors and SoCs using standard PCM and SPI or the reduced pin-count ZSI interfaces.

The host port interface voltage level (VDDHPI) can be set for 1.8 V, 2.5 V, or 3.3 V for maximum system-level compatibility. The host port interface supports the standard telecommunications clock rates of 1.024 MHz, 1.536 MHz, 2.048 MHz, 3.072 MHz, 4.096 MHz, 6.144 MHz, and 8.192 MHz with a Frame Sync (FS) of 8 kHz.

The host port supports two modes of operation: 1) PCM and SPI and 2) ZSI, selected by the ZSI pin.

#### 3.1.1 PCM Interface and Time Slot Assigner

The PCM Interface and Time Slot Assigner (PCM block) is a synchronized serial mode of communication between the system and the ZL88801 device. In PCM mode, voice data can be transmitted/received on a serial PCM highway. This highway uses Frame Sync (FS) and PCLK as reference. The host port interface operates in this mode if the ZSI pin is pulled high.

Data is transmitted out of the DXA pin and received on the DRA pin. The ZL88801 device transmits/receives single 8-bit time slot (A-law/µ-law) compressed voice data or two contiguous time slot 16-bit two's complement linear voice data. The PCLK is a data clock supplied to the device that determines the rate at which the data is shifted in/out of the PCM ports. The FS pulse identifies the beginning of a transmit/receive frame and all time slots are referenced to it. For the ZL88801 device, the frequency of the FS signal is 8 kHz. In Wideband mode, two evenly spaced sets of time slots are exchanged in each frame. The PCLK frequency can be a number of fixed frequencies as defined by the *VP-API-II*. Please refer to Figure 46, "Profile Wizard - Device Profile Configuration" on page 74 for an example setting of the Transmit and Receive Clock Slots, PCM Transmit Edge, and PCLK Frequency.

The *VP-API-II* allows the time slots to be offset to eliminate any clock skew in the system. The Transmit Clock Slot and Receive Clock Slot fields are each three bits wide to offset the time slot assignment by 0 to 7 PCLK periods. The Transmit and Receive Clock Slot is a global command that is applied at the device level. Thus, for each channel, two time slots must be assigned: one for transmitting voice data and the other for receiving voice data. <u>Figure 4</u> shows the PCM highway time slot structure.



#### Figure 4 - PCM Highway Structure



#### 3.1.1.1 Transmit PCM Interface

The Transmit PCM interface receives an 8-bit compressed code (A-law/ $\mu$ -law) or a 16-bit two's complement linear code from the voice signal processor (compressor). The transmit PCM interface logic (Figure 5 on page 13) controls the transmission of the data onto the PCM highway through the output port selection circuitry and the time and clock slot control block. The data can be transmitted on either edge of the PCLK, as selected in the *Device Profile*.



Figure 5 - Transmit PCM Interface

The VP-API-II allows the time slot of the selected channel to be programmed. The Transmit Time Slot Register is 7 bits wide and allows up to 128 8-bit time slots in each frame, depending on the value of the PCLK frequency, the encoding scheme, and whether Narrowband or Wideband modes are selected. Refer to <u>Table 1</u> below for the maximum number of available channels. Please note that linear mode requires two back-to-back time slots to transmit one voice channel. The data is transmitted in bytes with the most significant bit first. Wideband mode requires twice the number of transmit time slots as Narrowband linear mode.

| Audio Mode                    | Encoding                     | 1.024 MHz | 2.048 MHz | 4.096 MHz | 8.192 MHz |
|-------------------------------|------------------------------|-----------|-----------|-----------|-----------|
| Narrowband                    | 8-bit compressed A-law/µ-law | 16        | 32        | 64        | 128       |
| (8 kHz sampling)              | 16-bit linear                | 8         | 16        | 32        | 64        |
| Wideband<br>(16 kHz sampling) | 16-bit linear                | 4         | 8         | 16        | 32        |

Table 1 - Maximum Number of Transmit or Receive Channels

#### 3.1.1.2 Receive PCM Interface

The receive PCM interface logic (see <u>Figure 6</u>) controls the reception of data bytes from the PCM highway. 8-bit compressed (A-law/µ-law) or 16-bit two's complement linear data is formatted and passed to the voice signal processor (expander).



#### Figure 6 - Receive PCM Interface



The VP-API-II allows the time slot of the selected channel to be programmed. The Receive Time Slot Register is 7 bits wide and allows up to 128 8-bit time slots in each frame. Refer to <u>Table 1</u> for the maximum number of available channels. Please note that linear mode requires two back-to-back time slots to receive one voice channel. The data is transmitted in bytes with the most significant bit first. Wideband mode requires twice the numbers of receive time slots as Narrowband linear mode. Please refer to <u>"VP-API-II Functions for Speech Coding" on page 20</u> for more details about setting the codec mode and transmit and receive time slots. <u>Figure 7</u> illustrates data flow on the PCM highway with data transmitted on the negative PCLK edge.



#### Figure 7 - PCM Data Flow Transmit and Receive Data (Transmit Data on Negative PCLK Edge)

#### 3.1.2 Serial Peripheral Interface (SPI)

The Serial Peripheral Interface (SPI) block communicates with external VoIP processors over a flexible half-duplex synchronous serial interface. This port is always a slave to the host processor's SPI port which provides clocking, chip select and initiates transactions.

#### 3.1.2.1 SPI Signals

The SPI port physically consists of a serial data input (DIN) serial data output (DOUT), a data clock (DCLK), and a chip select  $(\overline{CS})$ .

|   | Signal Name | Туре   | Description                      |
|---|-------------|--------|----------------------------------|
|   | DCLK        | Input  | Serial Clock                     |
|   | CS          | Input  | Chip or Slave Select, active low |
|   | DOUT        | Output | Master Input Slave Output        |
| 1 | DIN         | Input  | Master Output Slave Input        |

#### Table 1 - SPI Interface Signals

#### 3.1.2.2 Interrupt Signal

An optional interrupt signal (INT) is available to alert the host processor that the device has status information. It is recommended that the INT signal be tied to an interrupt-generating pin on the host processor. If the interrupt signal is not used, the host processor will need to regularly poll the device.



## 3.1.2.3 SPI Connection Diagram

Figure 8 below shows a the standard 4-Wire SPI connection to the host processor. The optional INT signal is also shown here.



Figure 8 - 4-Wire SPI Connection to Host Processor

The ZL88801 device also supports 2- and 3-wire variants of the SPI interface in case of limitations on the host's serial port. Contact *Microsemi CMPG Customer Applications* for more information.

## 3.1.2.4 Chip Select Settings

Three chip select settings are supported:

- 1. Low for each Byte or Word: CS goes inactive between bytes or words. This mode is compatible with the legacy MPI mode.
- 2. <u>Command Framing</u>: CS goes inactive on some command boundaries. Commands cannot be aborted in this mode. All required bytes are expected even if CS is de-asserted in the middle.
- 3. <u>CS Hard-Wired Low:</u> This can be used when the ZL88801 device is the only slave on the SPI bus, but additional measures are required to acquire synchronization if it is ever lost.

Whenever  $\overline{CS}$  goes inactive the bit state machine is reset. Also, if  $\overline{CS}$  has not been active for *exactly* a multiple of 8 bit times, any byte which was partially received when  $\overline{CS}$  goes inactive is ignored.

## 3.1.2.5 DCLK Polarity and Phase Settings

The SPI standards include four modes, defined by the polarity of DCLK and the phase relationship between data and DCLK. The clock polarity (CPOL) is determined by the idle state of DCLK. If the idle state is low, CPOL is 0. If the idle state is high, CPOL is 1. The clock phase (CPHA) is determined by which edge that data is valid. If the data is valid on the first edge of DCLK, CPHA is 0. If the data is valid on the second edge of DCLK, CPHA is 1.

The ZL88801 device supports SPI Modes 0 (CPOL =0 and CPHA = 0) and 3 (CPOL =1 and CPHA = 1) and contains a logic block to automatically conform to the selected Mode. SPI Modes 1 (CPOL =0 and CPHA = 1) and 2 (CPOL =1 and CPHA = 0) are not supported.

Since the host processor is the master, it must place DCLK in the proper idle state before  $\overline{CS}$  is asserted.

#### 3.1.2.6 Length of Data Transactions

The SPI port on the ZL88801 device supports 8-bit (byte-wide) transactions. 16-bit transactions are not supported.



## 3.1.2.7 SPI Interface Timing

Figure 9 below shows a typical timing interface diagram for SPI Mode 3.



Figure 9 - SPI Mode 3 Interface Timing

#### 3.1.2.8 MPI Interface

The Microprocessor Interface (MPI) is essentially a 4-Wire SPI Mode 3, with CS low for each byte and 8-bit data transactions. This interface has been historically used on numerous Microsemi *VoicePort* devices such as the *VE880 Series*. With the MPI interface, 8-bit commands can be followed with additional bytes of input data, or can be followed by the ZL88801 device sending out bytes of data. All data input and output is MSB (D7) first and LSB (D0) last. All data bytes are read or written one at a time, with CS going high for at least a minimum off period before the next byte is read or written. Only a single channel should be enabled during read commands.

All commands that require additional input data to the device must have the input data as the next N words written into the device (for example, framed by the next N transitions of  $\overline{CS}$ ). All unused bits must be programmed to 0 to ensure compatibility with future parts. All commands that are followed by output data will cause the device to output data for the next N transitions of  $\overline{CS}$  going low. The ZL88801 device will not accept any commands until all the data has been shifted in or out. The output values of unused bits are not specified.

<u>Figure 10</u> shows an example MPI mode interface timing, with DOUT changing on the negative edge of DCLK. DIN is sampled on the rising edge of DCLK.



#### Figure 10 - MPI Interface Timing

An MPI cycle is defined by transitions of  $\overline{CS}$  and DCLK. If the  $\overline{CS}$  lines are held in the high state between accesses, the DCLK may run continuously with no change to the internal control data. Using this method, the same DCLK can be run to a number of ZL88801 devices and the individual  $\overline{CS}$  lines will select the appropriate device to access. Between command sequences, DCLK can stay in a static state indefinitely with no loss of internal control



information regardless of any transitions on the  $\overline{CS}$  lines. Between bytes of a multi byte read or write command sequence, DCLK can also stay in a static high state indefinitely. If the host controller has a single bidirectional serial data pin, the DOUT pin of the ZL88801 device can be connected to its DIN pin.

If a low period of  $\overline{CS}$  contains less than 8 positive DCLK transitions, it is ignored. If it contains 8 or more positive transitions, the first 8 transitions will be interpreted as the first byte and the next 8 transitions will be treated as the second byte, etc. This allows the chip select input to be tied low permanently if desired.

#### 3.1.3 ZSI Serial Mode

An alternative host interface supported by the ZL88801 device is a 4-wire interface called ZSI (see <u>Figure 11.</u>) It is active when the ZSI pin is tied to ground. Note that the ZSI interface must also be supported by the host processor or by a PCM/SPI to ZSI bus translator device such as the Le88004.

This interface supports separate PCM and control channels based on the level of the ZCLK. For receive signals (ZSYNC, ZMOSI) PCM data is valid when ZCLK is high and control data is valid when ZCLK is low. For the transmit ZMISO, PCM data is valid when ZCLK is low and control data valid when ZCLK is high. The control data is framed byte by byte in a similar way to the separate MPI interface on other VoicePort family products. Chip select status is carried on the ZSYNC signal and requires a chip select off time of at least one clock period. Interrupt status is communicated on the ZMISO control channel whenever the previous ZSYNC CS status is low. This is achieved by XORing the DXA data with the active high INT status.

The ZCLK rate can be 1.024 MHz, 1.536 MHz, 2.048 MHz, 3.072 MHz, 4.096 MHz, 6.144 MHz, or 8.192 MHz. The ZL88801 must be programmed to match the applied ZCLK frequency using the control channel. Both PCM and control data are transferred at the same ZCLK rate over the ZSI.

#### 3.1.3.1 ZSI Timing

Figure 11 shows the protocol for multiplexing the PCM and control signals onto the ZSI.

Note that chip select must be de-asserted at least one clock between bytes or a reset will be generated after 16 clocks.



Figure 11 - ZSI Timing Protocol

## 3.2 Input / Output Block

The ZL88801 device features two dedicated and two optional general purpose input / output (I/O) pins. I/O1<sub>1</sub> and I/O1<sub>2</sub> can be configured by the user as inputs, outputs, or as high-current LED or relay drivers. I/O2<sub>1</sub> and I/O2<sub>2</sub> may be configured as general purpose digital inputs or outputs or as voltage sense pins (VS1 and VS2). When configured as inputs, I/O2<sub>1</sub> and I/O2<sub>2</sub> are capable of generating interrupts.



#### 3.3 Voltage Sense

The voltage sense block allows the measurement of analog voltages at the pins VS1 and VS2, when they are configured as analog inputs. This makes it possible to monitor VSW and VBAT in real time and make switcher optimizations based on their levels and to measure power consumption. An external 1.0-M $\Omega$ , 1% resistor needs to be connected between each of these pins and the voltages to be measured.

#### 3.4 Voice Signal Processor

This block, shown in <u>Figure 12</u>, performs digital signal processing for the transmission and reception of voice. It includes *G.711* compression/decompression, impedance matching, filtering, gain scaling, DTMF generation and general-purpose tone generators for each channel. Additionally Caller ID (FSK and DTMF) and metering generation are provided.

This block performs the codec and filter functions associated with the four-wire section of the subscriber line circuitry in a digital switch. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals.

The user-programmable filters perform the following functions:

- Sets the receive and transmit gain
- · Performs the transhybrid balancing function
- Permits adjustment of the two-wire termination impedance
- Provides frequency attenuation adjustment (equalization) of the receive and transmit paths

Country- and standards-specific *Profiles* are available from Microsemi with pre-computed digital filter coefficients. The PCM codes can be either 16-bit linear two's-complement or 8-bit companded A-law or µ-law.

The ZL88801 device is architected in such a way as to reduce the real time demands on the host processor. An integrated cadencer/sequencer controls ringing and call progress tone generation. This feature can also generate timed interrupts and substantially reduces the user's need to implement time critical functions.



Figure 12 - Voice Signal Processing Block Diagram

#### 3.4.1 Impedance Synthesis

The analog impedance synthesis loop is comprised of the SLIC block, the AC sense path components, the transmit amplifier, and a voltage to current converter. An external resistor,  $R_{TV}$ , synthesizes the nominal impedance in the



analog domain. Additional refinement of the impedance is done in the DSP via the Digital Impedance Scaling Network (DISN) and Z-blocks.

The DISN path is comprised of the voice A/D and its first stage of decimation, a DISN, and the voice DAC. The 8-bit DISN synthesizes a portion of the AC impedance which appears in parallel with  $R_{TV}$  and is used to modify the impedance set by the external analog network.

The Z Filter is a programmable digital filter providing an additional path and programming flexibility over the DISN in modifying the transfer function of the synthesis loop. Together  $R_{TV}$ , DISN, and the Z Filter enable the user to synthesize virtually all required telephony device input impedances.

## 3.4.2 Frequency Response Correction and Equalization

The voice signal processor contains programmable filters in the receive (R) and transmit (X) directions that may be programmed for line equalization and to correct any attenuation distortion caused by the Z Filter.

#### 3.4.3 Transhybrid Balancing

The voice signal processor's programmable B Filter is used to adjust transhybrid balance. The filter has a single pole Infinite Impulse Response (IIR) section and an eight-tap Finite Impulse Response (FIR) section, both operating at 16 kHz.

#### 3.4.4 Gain Adjustment

The transmit path of the FXS has two programmable gain blocks. Gain block AX is an analog gain of 0 dB or 6.02 dB (unity gain or gain of 2.0), located immediately before the A/D converter. GX is a digital gain block that is programmable from 0 dB to +12 dB, with a worst-case step size of 0.1 dB for gain settings below +10 dB, and a worst-case step size of 0.3 dB for gain settings above +10 dB. The filters provide a net gain in the range of 0 dB to 18 dB. The receive voice path has three programmable gain blocks. GR is a digital loss block that is programmable from 0 dB to 12 dB, with a worst-case step size of 0.1 dB. DRL is a digital loss block of 0 dB or 6.02 dB. AR is an analog gain of 0 dB or 6.02 dB (unity gain or gain of 2) or a loss of 6.02 dB (gain of 0.5), located immediately after the D/A converter. This provides an attenuation in the range of 0 dB to 18 dB.

The gain adjustment block can also be accessed by a VP-API-II function directly, without using an AC FXS Profile.

| Function Name  | Description                                                                                                                                                                                                                         |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetRelGain() | Adjusts transmit and/or receive gain up to +/-6 dB. Relative gain of 1 (0 dB) defined as initial value programmed by AC FXS Profile. Note that the supplied AC FXS Profiles have initial gains of -6 dBr receive and 0 dBr transmit |
| VpSetOption()  | VP_OPTION_ID_ABS_GAIN Programs absolute gain                                                                                                                                                                                        |

Table 2 - VP-API-II Functions for Gain Adjustment

## 3.4.5 Transmit Signal Processing

In the transmit path (A/D) of the FXS, the AC Tip - Ring analog input signal is sensed by the TAC and RAC pins, buffered, amplified by the analog AX gain and sampled by the A/D converter, filtered, companded (for A-law or  $\mu$ -law), and made available to the PCM blocks. If linear format is selected, the 16-bit data will be transmitted in two consecutive time slots starting at the programmed time slot. The B, X, and GX digital filter blocks are user-programmable digital filter sections. The first high-pass filter is for DC rejection, and the second high pass and notch filters reject low frequencies such as 50 Hz or 60 Hz.



#### 3.4.6 Receive Signal Processing

In the receive path (D/A) of the FXS port, the digital signal is expanded (for A-law or  $\mu$ -law), filtered, interpolated, converted to analog, and driven onto TIP and RING by the SLIC block. The AR, DRL, DISN, Z, R, and GR blocks are user-programmable filter sections.

## 3.4.7 Speech Coding

The A/D and D/A conversion follows either the A-law or the  $\mu$ -law standard as defined in *ITU-T Recommendation G.711*. Alternate bit inversion is performed as part of the A-law coding. Linear code is an option on both the transmit and receive sides of the device. Two successive time slots are required for linear code operation. The linear code is a 16-bit two's-complement number which appears sign bit first on the PCM highway.

#### 3.4.8 Wideband Operation

Each channel on the ZL88801 device can be set to operate in either Narrowband or Wideband mode under *VP-API-II* software control. In the Wideband mode, the nominal voice bandwidth is expanded and starts at 50 Hz or 200 Hz (depending on whether or not a high-pass and 50/60 Hz notch filter is enabled) to 7000 Hz to provide better voice quality. The *AC FXS Profiles* must be programmed with wideband coefficients. In the Wideband mode, the increased data rate is processed by accessing a second set of timeslots equally spaced in the frame.

| Function Name | Description                                                                                                                                  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetOption() | VP_OPTION_ID_TIMESLOT Programs transmit and receive timeslot.<br>VP_OPTION_ID_CODEC Programs speech coding mode.                             |
| VpGetOption() | VP_OPTION_ID_TIMESLOT Retrieves current values of transmit and receive timeslot.<br>VP_OPTION_ID_CODEC Retrieves current speech coding mode. |

#### Table 3 - VP-API-II Functions for Speech Coding

#### 3.5 Signal Generation

Up to four programmable digital signal generators are available for the FXS channel. These signal generators can be programmed for multi-tone generation, amplitude and frequency modulation, and or the generation of complex sine, triangular or trapezoidal signals.

## 3.5.1 Multi-Tone Generation

In this configuration, up to four tone generators are summed into the output path, as shown in <u>Figure 13</u>. The Bias generator produces a DC bias that can be used to provide DC offset during ringing or DC test signals during diagnostics. This generator is automatically enabled when entering the VP\_LINE\_RINGING state.

|  | Function Name    | Description                                                                                                                                                               |
|--|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | VpSetLineTone()  | Provides simultaneous generation of up to four tones. Note that with Tone Cadencing, tones can be enabled/disabled individually to provide Special Indication Tone (SIT). |
|  | VpSetLineState() | VP_LINE_RINGING and VP_LINE_RINGING_POLREV Uses Signal Generator A (and B for trapezoidal type ringing) with user selected frequency, offset, amplitude, and type.        |
|  | VpSendSignal()   | VP_SENDSIG_DTMF_DIGIT Generates a DTMF digit on the line.                                                                                                                 |
|  | VpInitCid()      |                                                                                                                                                                           |
|  | VpSendCid()      | Sending Caller ID (FSK and DTMF message data supported) on an FXS line.<br>Providing Type 2 CID Alerting tone.                                                            |
|  | VpContinueCid()  |                                                                                                                                                                           |

#### Table 4 - VP-API-II Functions Using Signal Generators





Figure 13 - Multi-Tone Generation

Signal Generator A is also used by the Microsemi *VeriVoice* test suites to produce slow ramps. This allows a complex sequence of diagnostic test voltages to be generated in a controlled manner without generating unwanted transients on the line.

Each generator has independent frequency and amplitude parameters. The frequency accuracy is basically the same as the crystal accuracy of the system.

The EGA/B/C/D bits are controlled by the VP-API-II Cadencing engine.

#### 3.5.2 Frequency and Amplitude Modulation

The signal generators can also be used to generate frequency- and/or amplitude-modulated tones in conformance with worldwide Howler (receiver off-hook) and call progress tone requirements. Frequency modulation is performed in a dedicated hardware block, while amplitude modulation is performed in software by *VP-API-II*.

To generate frequency-modulated tones, Signal Generator A is configured as a modulator, while Signal Generator D is configured as a carrier. The output of Signal Generator A is the frequency input to Signal Generator D. Note that Signal Generator A needs a positive DC bias so that its output is always positive. Caller ID generation is not available while frequency modulation is taking place. Figure 14 shows the configuration for modulation. Note that Signal Generators B and C are available to be summed to the frequency-modulated signal, if necessary.



#### Figure 14 - Frequency Tone Modulation

Frequency and amplitude modulation allow the ZL88801 device to meet exacting Howler tone requirements such as those specified in *BTNR 1080 Version 15* and *Draft 960-G*, *NTT Edition 5* and *Austel AUS002:2001*.

<u>Table 5</u> lists the *VP-API-II* functions that are used for Howler tone generation.

| Function Name    | Description                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetLineState() | VP_LINE_HOWLER Places the device in a high gain state for Howler tone generation.                                                                                               |
| VpSetLineTone()  | Provides simultaneous generation of up to four tones. Note that with Tone Cadencing, tones can be enabled/disabled individually or modulated in order to generate Howler tones. |



## 3.5.3 Triangular and Trapezoidal Signal Generation

Microsemi

The signal generators can also be used to generate trapezoidal waveforms for ringing. <u>Figure 15</u> shows a configuration that is typically used to generate trapezoidal waveforms. Triangular waveforms can also be generated.



Figure 15 - Trapezoidal Signal Generation

## 3.6 Low Power DC Feed

The ZL88801 device supports *Low Power Idle Mode (LPIM)*, which reduces the system power consumption during idle (On-Hook) state. *LPIM* provides a weak DC feed capable of at least 5 mA to the line and reacts to a change in the line voltage to create an off-hook indication when a telephone goes off-hook.

## 3.7 Normal DC Feed

DC feed is active in normal idle, talk and ringing states and the programmed characteristics appear between Tip and Ring. VAS is chosen to ensure that sufficient headroom is available for the amplifiers when On-Hook to support On-Hook transmission with the programmed open circuit (VOC) voltage. Values programmed in device for VAS, VOC, and ILA are determined during  $V_{pCalLine}()$  to ensure circuit performance. Please refer to Figure 16, "Active State I/V Characteristic" on page 23 for the Active state I/V characteristic feed curve for Rfeed = 200  $\Omega$ .

The *DC Profile* produces a DC feed curve at Tip and Ring when the fuse resistors are inside the feedback loop formed by the RTDC and RRDC feedback network. Note that the value of the combined Tip and Ring feed resistors Rfeed is programmable to 0, 50, 100, or 200  $\Omega$  to correspond to the choice of PTCs or fuse resistors that are used. Refer to Figure 47, "Profile Wizard - DC Profile Configuration Example" on page 76 for more details.



Figure 16 - Active State I / V Characteristic

## 3.8 Test Feed

The Tip Open test state presents the DC feed characteristic shown in Figure 16 between the Ring lead and ground.

## 3.9 Ringing

The ZL88801 device supports balanced ringing with fixed supplies.

#### 3.9.1 Balanced Ringing

Internal balanced ringing drives the subscriber line with balanced ringing voltage waveforms (see Figure 17). In the balanced ringing mode, the ringing signal is driven differentially, thus maximizing the ringing signal swing. In this mode, the SLIC appears to the subscriber line as a voltage source with an output impedance of 200  $\Omega$ . The maximum ringing signal possible in the balanced mode is 85-V<sub>PK</sub>, corresponding to the maximum AC + DC voltages.



#### Figure 17 - Balanced Ringing with Fixed Supply



#### 3.9.2 Adaptive Ringing Amplitude

The ZL88801 device supports adaptive ringing amplitude. Adaptive ringing amplitude limits the maximum power that is generated during ringing at or below a specified level.

#### 3.9.3 Switch Hook Detection

The FXS supervision circuits of the ZL88801 device provide debounced off-hook indications to an external processor via the host port interface. The supervision circuit compares a scaled version of the Tip-Ring current to a programmed off-hook threshold, TSH. The output of the comparator is debounced by a programmable debounce timer, DSH. A debounced *Off-Hook* indication generates an interrupt to the host processor.

#### 3.9.4 Ring Trip Detection

Ring trip is the process of sensing a subscriber's off-hook event during ringing. This is accomplished by sensing the rise in loop current which occurs when a phone goes Off-Hook. The ZL88801 device can detect ring trip when the ringing signal is purely AC and/or when the ringing signal has a DC bias on it. To do so, the ring trip algorithm is automatically altered internally by the ZL88801 device based on the user-programmed parameters.

The ring trip detector uses the Tip-Ring current as an input. This current is rectified so that AC + DC ring trip can be detected. The output of the rectified signal is compared to a programmable ring trip threshold and the output is digitally debounced. The output is blanked upon ring entry to avoid false ring trips.

The ring trip detection circuit provides debounced ring trip indications to an external processor via the host port interface. The ring trip circuit compares a scaled version of the Tip-Ring current to a programmed Ring Trip Threshold (RTTH). The output of the comparator is processed by the ring trip algorithm on a cycle by cycle basis to provide immunity to false ring trips. In addition, spending more than 50% of the time in ringing current limit will generate a trip indication. A positive ring trip occurs if a trip indication is present for one (optional) or two (default) complete ring cycles, and an interrupt can be raised to the host processor. For AC-only ringing, the signal is half-wave rectified.

The Ring Trip Threshold (RTTH), integration method (positive half-wave for AC only or full-wave for AC+DC), the number of cycles (1 or 2), and Ringing Current Limit (ILR) are programmed in the *Ringing Profile*. Microsemi provides a number of example *Ringing Profiles* for most common ringing requirements incorporating the ringing signal parameters and corresponding ring trip settings.

The following equations can be used to select new ring trip settings when using different ringing waveforms and different loads. They allow the ratio of the open circuit ringing voltage to the ringing threshold current to vary by +/-20%, which is conservative.

| Name   | Description                                                        |
|--------|--------------------------------------------------------------------|
| AMPA   | Amplitude of signal generator A which is used for ringing          |
| FREQA  | Frequency of signal generator A which is used for ringing          |
| BIAS   | DC bias for ringing                                                |
| RTDCAC | Ringing trip based on AC only or Battery Backed (DC) Ringing       |
| RTTH   | Ringing trip threshold in 0.5 mA steps from 0 to 63.5 mA           |
| ILR    | Ringing current limit programmed in 2 mA steps. ILR = 18 to 112 mA |
| НООК   | Interrupt in signalling register indicating a ring trip occurred   |

#### Table 6 - Ring Trip Parameters

For AC only ringing, RTDCAC is 1 and the ringing current is half-wave rectified and averaged over a ringing cycle. If this result exceeds the RTTH threshold for two successive cycles, the HOOK bit will be set. This method limits the supported loop length x depending on the minimum must not trip ringing impedance (Rmnt in Ohms) and allowing for errors in the applied ringing voltage and trip level. The maximum loop resistance is given by:

 $RLOOP(max) = 0.67xRmnt - Rphone - 66\Omega$ 

RLOOP (max) excludes the DC resistance of the phone (Rphone, typically 430  $\Omega$  in the U.S.), and the fuse resistance if DC line sensing is behind the fuse resistors.

For a sinusoidal ringing waveform of VRING (RMS) volts, and Rmnt impedance, the following ring trip settings should be used:

 $\mathsf{RTTH} = \frac{0.54 \mathrm{xVRING}}{\mathsf{Rmnt} + 200\Omega}$ 

 $ILR = \frac{1.4xVRING}{Rmnt + 200\Omega}$ 

In general for short loop applications, it is recommended to use AC ring trip even in the presence of a DC bias that could allow a DC based ring trip, and the above equations still apply. Note that the ringing source impedance is nominally 200  $\Omega$ .

## 3.10 Subscriber Line Testing

The ZL88801 device provides the ability for the user to perform the *Telcordia GR-909-CORE / TIA-1063* diagnostic testing for the voice ports. In Test mode, a variety of input signals can be read from the voice ADC converter. These signals include the switching regulator voltage and the line DC and AC voltages.

## 3.10.1 VeriVoice Professional Test Suite Software for the ZL880

VeriVoice Professional Test Suite Software is an advanced test suite featuring the following tests:

Line Voltage: Checks for hazardous and foreign AC and DC voltages. Receiver Off-Hook: Checks for longitudinal fault, off-hook resistive fault and receiver off-hook. Regular REN: Tests the impedance of the line and returns a fail if the Ringer Equivalence Number (REN) is too low or high. Electronic REN: Provides REN Tip to Ring, Tip to ground and Ring to ground based on capacitance **Resistive Fault:** Measures three-element resistance. GR-909-CORE / TIA-1063: Performs all of the GR-909-CORE outward tests in the correct sequence. Capacitance: Measures three element capacitance Master Socket: Detects master socket terminations **Cross Connect:** Detects cross connected FXS

normal operation of the line circuit.

DC Profile that has been programmed.

and verifies that they are properly reported.

Enables receive-to-transmit signal loopback using two different methods

Reads the battery voltages connected to the line circuit.

Verifies ring signal generation, drive capability, and ring trip.

Measures voltages between Tip and Ring, Tip to ground, Ring to ground, and VBAT to ground. Also measures metallic and longitudinal line currents in supported states.

Verifies that the line circuit has the ability to drive the voltage ranges required for the

Measures the voltage and current across a known internal test termination using the

Creates on-hook and off-hook conditions on the line using the internal test termination

- Loopback:
- Read Loop Conditions:
- Read Battery Conditions:
- DC Voltage Self-Test:
- DC Feed Self-Test
- Ringing Self-Test
- On/Off-Hook Self Test



#### 3.11 Manufacturing Testing

The ZL88801 is supported by the *VeriVoice Manufacturing Test Package (VVMT)*, a platform-independent 'C' source code module which facilitates factory testing and calibration of assembled boards with this and other Microsemi voice products.

#### 3.12 Metering

The ZL88801 device is capable of 0.5 V<sub>RMS</sub> metering into a 200  $\Omega$  metering load at either 12 kHz or 16 kHz. Smooth metering application and abrupt metering application are supported. A typical metering sequence is shown below in Figure 18.



Figure 18 - Metering Pulse Definitions

The metering on time, off-time, and number of cycles are programmed in the *VP-API-II* function VpStartMeter(). This off-loads much of the timing from the host processor. Note that a ramp up / ramp down period of up to 20 ms is possible. The metering type (12 or 16 kHz), peak current and voltage limit are set in the *Metering Profile* and are used by the *VP-API-II* function VpInitMeter(). Note that in a normal configuration, some of the metering current flows into the CTD and CRD capacitors, so that the current sourced into an external load will be less than that programmed peak current parameter even when the metering voltage limit is not reached. The metering voltage that reaches the load is also dependent on the total fuse resistance and the minimum load resistance, which is typically 200  $\Omega$ 

## 3.13 Switching Regulator Controller

The switching regulator controller and the external power train circuitry provide a flexible switching regulator that automatically produces the negative supply voltage required to drive each line. The switching regulator has three modes of operation: Low, Medium, and High, which roughly correspond with On-Hook, Off-Hook, and Ringing states. These modes of operation provide for increased efficiency over a wide load range. Switching regulator parameters are set in the *Device Profile*.

The ZL88801 controller supports the following switching regulator types.

## 3.13.1 Shared Inverting Buck-Boost Automatic Battery Switching (BBABS)

The recommended BBABS switching regulator circuit is shown in <u>Figure 40 on page 59.</u> The regulator shown is an inductor based inverting buck-boost configuration with output voltage doubler. The circuit adds the applied VSW voltage to the doubled battery voltage. The BBABS switching regulator circuit has been crafted to use low cost, low voltage components while maintaining high performance and high efficiency. The switching regulator circuit is



capable of simultaneous ringing of both lines without clipping. The control switching frequency for BBABS is 24 kHz for Low Power mode and 128 kHz for Medium and High Power modes.

Switcher Y has been configured to generate one fixed supply voltage, low battery voltage VBATL. The VBATL value is programmable. The VBATL supply is regulated but the switching circuit provides good VBATH regulation when VBATL is loaded. VBATH is obtained by the formula:

VBATH = -(VSW + (2 \* |VBATL|) - 2 V).

VBATL can be programmed to a low value for supervision and active states and can be programmed to a high value to perform ringing. With a VSW of +12 V, a VBATL setting of -25 V produces a VBATH of -60 V, these voltages are adequate for line supervision and active off-hook operation. VBATL can be increased to -35 V to produce a VBATH of -80 V and open circuit ringing of 50 V<sub>RMS</sub>; or VBATL can be increased to -40 V to produce a VBATH of -90 V and open circuit ringing of 60 V<sub>RMS</sub>. For the short period of time that one channel is ringing, the adjacent channel will consume more power due to the elevated battery voltages, but overall performance in that channel will not be affected. VBATH is applied to the VBAT<sub>3</sub> device pin and VBATL is applied to the VBAT<sub>1</sub> and VBAT<sub>2</sub> device pins.

The LFC pins support a soft start for the switching regulator controllers by filtering the internally generated switcher output reference using an external capacitor. LFC<sub>1</sub> is associated with Switcher Y, and LFC<sub>2</sub> is associated with Switcher Z. The pole is set with a nominal 4 k $\Omega$  internal resistance, allowing a 0.1 µF capacitor to provide a 10 ms ramp time. It is also possible to control the power-up of the switching regulators by appropriate use of the switcher power modes, eliminating the need for external capacitors. If the switcher controller is not being used, the corresponding LFC pin can be left open.

## 3.13.2 Shared Tracking Battery (STB)

The recommended STB switching regulator circuit is shown in Figure 42 on page 63. The STB switching circuit produces a single battery voltage that is shared by both channels. STB supports one line ringing a 3 REN ringing load up to 85-V<sub>PK</sub> while the other line is off-hook. Just before entering the ringing state the power supply ramps up to a pre-programmed voltage that is sufficient to support the programmed ringing waveform. The control switching frequency for STB is 96 kHz for Low, Medium, and High Power modes.

The variable output tracking switching regulator is used to generate the VBAT supply voltage based on line usage. VBAT is dynamically determined by the line that requires the most negative voltage. An offset voltage (set by the VAS DC feed parameter) is added to the measured Tip-Ring voltage when on hook and the resulting signal controls the output of the switching regulator. When loop current is drawn in the Active or Ringing states, an additional offset defined as Rfeed \* Iloop is added, to ensure overhead is maintained with up to 160 Ohms of total fuse resistance present in the DC feed loop. This architecture enables the switching regulator output voltage to generate the required voltage to feed the line whether in the on-hook, off-hook or ringing states. The ZL88801 controller detects over current events and terminates the output pulse as necessary on a cycle by cycle basis.

The output of the STB circuit splits into three separate battery voltages, VBAT<sub>1</sub>, VBAT<sub>2</sub>, and VBAT<sub>3</sub>. VBAT<sub>1</sub> provides the battery supply for channel 1, VBAT<sub>2</sub> for channel 2, and VBAT<sub>3</sub> serves as a SLIC bias.

## 3.14 Tip/Ring Protection

To minimize BOM cost, Tip/Ring protection on the ZL88801 can be configured to utilize the Microsemi shared fixed voltage protector scheme. This protection scheme is compatible with the STB supply implementation. This protection scheme is illustrated in <u>Figure 41 on page 61</u>. As shown, the PTC, diode bridge, and fixed voltage protector circuitry will protect against lightning, power line induction, power cross, and AC or DC fault conditions.

If preferred, individual line battery referenced overvoltage SLIC protection (as shown in the <u>"BBABS Line Interface</u> <u>Circuit" on page 57</u>) can be used with the ZL88801.

Please refer to the ZL880 Protection Schemes Application Note, Document ID# 146139 for additional details on protection options.



# 4.0 Electrical Specifications

## 4.1 Absolute Maximum Ratings

Stresses above those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Ambient temperature, under Bias<br>BBABS operation<br>STB operation                        | $-40^{\circ}C < T_A < +85^{\circ}C$<br>$-40^{\circ}C < T_A < +70^{\circ}C$ |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Ambient relative humidity (non condensing)                                                 | 5 to 95%                                                                   |
| VBAT <sub>1</sub> , VBAT <sub>2</sub> voltage with respect to GND                          | -115 V <sub>DC</sub> to +0.5 V <sub>DC</sub>                               |
| AVDD, DVDD, VDDHPI voltages with respect to GND                                            | -0.4 V <sub>DC</sub> to +4.0 V <sub>DC</sub>                               |
| AVDD voltage with respect to DVDD                                                          | -0.4 V <sub>DC</sub> to +0.4 V <sub>DC</sub>                               |
| I/O1 <sub>1</sub> , I/O1 <sub>2</sub> current sink to GND <sup>(1)</sup>                   | 70 mA                                                                      |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> voltage with respect to GND (continuous)           | $VBAT_i - 1 V_{DC}$ to + 1.0 $V_{DC}$                                      |
| $TIPD_i$ or $RINGD_i$ voltage with respect to GND (10 ms, F = 0.1Hz)                       | $VBAT_i - 5 V_{DC}$ to + 5.0 $V_{DC}$                                      |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> voltage with respect to GND (1 $\mu$ s, F = 0.1Hz) | $VBAT_i - 10 V_{DC}$ to + 10 $V_{DC}$                                      |
| $TIPD_i$ or $RINGD_i$ voltage with respect to GND (250 ns, F = 0.1Hz)                      | $VBAT_i - 15 V_{DC}$ to + 15 $V_{DC}$                                      |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> current (continuous)                               | ±150 mA                                                                    |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> current (1 µs)                                     | ±400 mA                                                                    |
| Latch up immunity (any pin)                                                                | ±100 mA                                                                    |
| Maximum device power dissipation, continuous $^{(2)}$ $P_{\rm D}$                          | 2.1 W                                                                      |
| Junction to ambient thermal resistance $^{(2)}$ $\theta_{JA}$                              | 26°C/W                                                                     |
| Junction to board thermal resistance $^{(2)}$ $\theta_{JB}$                                | 7°C/W                                                                      |
| Junction to case bottom (exposed pad) thermal resistance $^{(2)}$ $\theta_{JC}$ (BOTTOM)   | 3.6°C/W                                                                    |
| Junction-to-top characterization parameter <sup>(2)</sup>                                  | 0.8°C/W                                                                    |
| Reflow temperature, 10 sec., MSL3, per JEDEC J-STD-020                                     | 260°C                                                                      |
| ESD immunity (Human Body Model)                                                            | JESD22 Class 1C compliant                                                  |

#### Notes:

1. When configured as outputs (for LED or relay drive control)

2. See <u>"Thermal Performance"</u>



## 4.2 Thermal Performance

The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a copper plane. Thermal performance depends on the number of PCB layers and the size of the copper area.

The thermal specifications in <u>"Absolute Maximum Ratings"</u> assume that the device is mounted on a highly effective thermal conductivity test board (4 layers, 2s2p) per *JEDEC JESD51-7* and *JESD51-5*, and featuring the recommended 10x10 array of thermal vias shown in <u>Figure 55 on page 84</u>. The ZL88801 can be mounted on a 2 layer board and operate satisfactorily to the target temperature range as specified in <u>"Recommended Operating Conditions"</u>.

#### 4.3 Operating Ranges

Microsemi guarantees the performance of this device over the specified temperature range by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with the *Telcordia GR-357-CORE Generic Requirements for Assuring the Reliability of Components Used in Telecommunications Equipment.* 

## 4.3.1 Recommended Operating Conditions

| Ambient temperature<br>BBABS operation<br>STB operation                                                                                            | $-40^{\circ}C < T_A < +85^{\circ}C$<br>$0^{\circ}C < T_A < +45^{\circ}C$                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Ambient relative humidity                                                                                                                          | 15% to 85%                                                                                                 |
| GND                                                                                                                                                | 0 V <sub>DC</sub>                                                                                          |
| AVDD with respect to GND                                                                                                                           | +3.3 V <sub>DC</sub> ± 5%                                                                                  |
| DVDD with respect to AVDD                                                                                                                          | ±50 mV <sub>DC</sub>                                                                                       |
| VDDHPI with respect to GND                                                                                                                         | +1.71 V <sub>DC</sub> to DVDD                                                                              |
| VDDSW with respect to GND                                                                                                                          | +3.3 V <sub>DC</sub> ± 5%                                                                                  |
| BBABS operation<br>VBAT <sub>3</sub> with respect to GND<br>VBAT <sub>1/2</sub> with respect to GND                                                | VBAT <sub>3</sub> = -(VSW + (2 *  VBAT <sub>1</sub>  ) – 2V)<br>-40 V <sub>DC</sub> to -25 V <sub>DC</sub> |
| STB operation<br>VBAT <sub>i</sub> with respect to GND, in Disconnect or Shutdown states<br>VBAT <sub>i</sub> with respect to GND, in other states | -105 V <sub>DC</sub> to +0.4 V <sub>DC</sub><br>-105 V <sub>DC</sub> to -12 V <sub>DC</sub>                |
| Digital pins, except I/O1 <sub>i</sub> , I/O2 <sub>i</sub>                                                                                         | GND to VDDHPI                                                                                              |
| I/O1 <sub>i</sub> , I/O2 <sub>i</sub>                                                                                                              | GND to DVDD                                                                                                |
| Analog pins                                                                                                                                        | GND – 0.3 V <sub>DC</sub> to AVDD + 0.3 V <sub>DC</sub>                                                    |



## 5.0 Electrical Characteristics

#### 5.1 Test Conditions

Unless otherwise noted, test conditions are:

- Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. Minimum and maximum values are over the temperature and supply voltage ranges shown in <u>"Recommended Operating Conditions" on page 29</u>, except where noted
- Default (unity) gain in X, R, DRL, AX and AR blocks; default coefficients in DISN, Z and B filters
- Battery voltage for BBABS operation:
  - Active and Idle states:  $VBAT_3 = -60 \text{ V}$  and  $VBAT_{1/2} = -25 \text{ V}$
  - Ringing state:  $VBAT_3 = -80 V$  and  $VBAT_{1/2} = -35 V$
- DC feed programmed and calibrated to:
  - BBABS operation: ILA = 25 mA, VOC = 48.0 V, bsov = 2.92 V, and bshv = 5 V
  - STB operation: ILA = 25 mA, VOC = 48.0 V, and VAS = 8.76 V
- AC and DC load resistance  $R_L = 600 \Omega$
- Fuse resistors for device tests are  $R_F = 14 \Omega$
- 0 dBm0 = 0 dBm (600 Ω) = 0.775 V<sub>RMS</sub>. Digital gains GX0 and GR0 to achieve 0 dBr relative levels are GX0 = +6.797 dB (7A20h) A-law or linear and GX0 = +6.737 dB (2A20h) μ-law to set A/D transmit gain to 0dB GR0 = -1.793 dB (6AA0h) A-law or linear and GR0 = -1.720 dB (3AA0h) μ-law to set D/A receive gain to 0dB
- BBABS ringing tests use the following conditions:
  - C1 programmed ringing 70.7 V<sub>PK</sub> (50 V<sub>RMS</sub>), 0 V<sub>DC</sub> offset and 3 REN (2333  $\Omega$  + 24-µF) load
  - C2 programmed ringing 70.7 V<sub>PK</sub> (50 V<sub>RMS</sub>), 0 V<sub>DC</sub> offset and 5 REN (1386  $\Omega$  + 40-µF) load
- STB ringing tests use the following conditions:
  - C3 programmed ringing 85 V<sub>PK</sub> (60 V<sub>RMS</sub>), 0 V<sub>DC</sub> offset and 1 REN (7000  $\Omega$  + 8-µF) load
  - C4 programmed ringing 85 V<sub>PK</sub> (60 V<sub>RMS</sub>), 0 V<sub>DC</sub> offset and 3 REN (2333  $\Omega$  + 24-µF) load

#### 5.2 Supply Currents and Power Dissipation

#### 5.2.1 BBABS Operation

External Switcher circuit as shown in Figure 40 on page 59 with input voltage VSW = 12  $V_{DC}$ .

| Operational State                   | Condition                       | I <sub>DD</sub> mA<br>(Note 2) | I <sub>VSW</sub> mA<br>(Note 3) | I <sub>VBAT3</sub><br>mA | I <sub>VBAT1/2</sub><br>mA | Device<br>Power mW | System<br>Power mW | Power          | Notes |  |
|-------------------------------------|---------------------------------|--------------------------------|---------------------------------|--------------------------|----------------------------|--------------------|--------------------|----------------|-------|--|
|                                     |                                 | Тур                            | Тур                             | Тур                      | Тур                        | Тур                | Тур                |                |       |  |
| Shutdown                            | Ch1/Ch2                         | 1.5                            | 0                               | 0                        | 0                          | 5                  | 5                  |                |       |  |
| Disconnect                          | Ch1/Ch2                         | 5.5                            | 0.7                             | 0.1                      | 0                          | 25                 | 26                 |                |       |  |
| Low Power Idle<br>Mode (LPIM)       | Ch1/Ch2                         | 9.5                            | 1.6                             | 0.3                      | 0                          | 47                 | 51                 | Per<br>Channel | Per   |  |
| Idle                                | On-Hook                         | 14.5                           | 5.3                             | 0.8                      | 0                          | 99                 | 112                |                |       |  |
|                                     | OHT                             | 23                             | 11.9                            | 1.9                      | 0                          | 190                | 219                |                |       |  |
| Active (normal or reverse polarity) | Off-Hook,<br>300 Ω              | 24                             | 73.3                            | 0.9                      | 26                         | 520                | 959                |                |       |  |
| LPIM/Ringing                        | Ch1 LPIM,<br>Ch2 Ringing C1     | 33.5                           | 275                             | 31.3                     | 0                          | 1140               | 3406               |                | 1.    |  |
| LPIW/Ringing                        | Ch1 LPIM,<br>Ch2 Ringing C2     | 33.5                           | 184                             | 21                       | 0                          | 839                | 2319               | Both           | 1.    |  |
| Active/Pinging                      | Ch1 Off-Hook,<br>Ch2 Ringing C1 | 48                             | 360                             | 32                       | 26                         | 1793               | 4483               | Channels       | 1.    |  |
| Active/Ringing                      | Ch1 Off-Hook,<br>Ch2 Ringing C2 | 48                             | 275                             | 21.6                     | 26                         | 1523               | 3463               |                | 1.    |  |



- 1. Not Tested in Production. Parameter is guaranteed by characterization or correlation to other tests.
- 2.  $I_{DD}$  supply current is the sum of  $I_{AVDD}$  and  $I_{DVDD}$  for the device divided by 2.
- 3.  $I_{VSW}$  is not tested in production.

#### 5.2.2 STB Operation

External Switcher circuit as shown in Figure 42 on page 63 with input voltage VSW =  $12 V_{DC}$ . Supply currents and power consumption are per channel of the device based on both channels in the same state. When channels are in different states, the values shown are total supply current and device power consumption divided by 2. Device or package power does not include power delivered to the load.

| Operational State                                       | Condition                  | I <sub>DD</sub> mA<br>(Note 2) | I <sub>VSW</sub> mA<br>(Note 3) | I <sub>VBAT</sub> mA | Device Power<br>mW | Note |
|---------------------------------------------------------|----------------------------|--------------------------------|---------------------------------|----------------------|--------------------|------|
|                                                         |                            | Тур                            | Тур                             | Тур                  | Тур                |      |
| Shutdown                                                | Disconnect, switcher off   | 1.5                            | 0                               | 0                    | 5                  |      |
| Low Power Idle Mode (LPIM)                              | VBAT = -48 V               | 9.5                            | 2.5                             | 0.2                  | 39                 |      |
| 1 line Active (normal or reverse polarity), 1 line LPIM | Off-Hook, 300 $\Omega$     | 16.5                           | 95                              | 13.6                 | 620                | 1.   |
| Active (normal or reverse polarity)                     | Off-Hook, 300 $\Omega$     | 23                             | 85                              | 54                   | 470                | 1.   |
| 1 line Dinging 1 line   DIM                             | C3                         | 17                             | 66                              | 5.5                  | 300                | 1.   |
| 1 line Ringing, 1 line LPIM                             | C4                         | 17                             | 150                             | 12.5                 | 476                | 1.   |
| 1 line Ringing, 1 line Active                           | C3, Off-Hook, 300 $\Omega$ | 24                             | 220                             | 19                   | 1260               | 1    |
| (normal or reverse polarity)                            | C4, Off-Hook, 300 $\Omega$ | 24                             | 310                             | 26                   | 1570               | 1.   |

#### Notes:

- 1. Not Tested in Production. Parameter is guaranteed by characterization or correlation to other tests.
- 2.  $I_{DD}$  supply current is the sum of  $I_{AVDD}$  and  $I_{DVDD}$  for the device divided by 2.
- 3. *IVSW is not tested in production.*



#### 5.3 DC Characteristics

| Symbol            | Parameter Descriptions                                                                                                                                                                                                                                                                      | Min                                                           | Тур  | Max                             | Unit | Note |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|---------------------------------|------|------|
| V <sub>IL</sub>   | Digital input low voltage                                                                                                                                                                                                                                                                   |                                                               |      | 0.8                             | v    |      |
| V <sub>IH</sub>   | Digital input high voltage                                                                                                                                                                                                                                                                  | 2.0                                                           |      |                                 | v    |      |
| Ι <sub>IL</sub>   | Digital input leakage current                                                                                                                                                                                                                                                               | -7                                                            |      | +7                              |      |      |
| I <sub>AIL</sub>  | Analog input leakage current                                                                                                                                                                                                                                                                | -1                                                            |      | +1                              | μA   |      |
| V <sub>HYS</sub>  | Digital input hysteresis                                                                                                                                                                                                                                                                    | 0.16                                                          | 0.25 | 0.34                            | V    | 1.   |
| V <sub>OL</sub>   | Digital output low voltage<br>$I/O1_1$ , $I/O1_2$ ( $I_{OL} = 50 \text{ mA}$ )<br>$I/O2_1$ , $I/O2_2$ ( $I_{OL} = 4 \text{ mA}$ )<br>$I/O2_1$ , $I/O2_2$ ( $I_{OL} = 8 \text{ mA}$ )<br>$\overline{TSCA}$ ( $I_{OL} = 14 \text{ mA}$ )<br>Other digital outputs ( $I_{OL} = 2 \text{ mA}$ ) |                                                               |      | 0.8<br>0.4<br>0.8<br>0.4<br>0.4 | v    | 2.   |
| V <sub>OH</sub>   | Digital output high voltage<br>$I/O2_1$ , $I/O2_2$ ( $I_{OH} = 4 \text{ mA}$ )<br>$I/O2_1$ , $I/O2_2$ ( $I_{OH} = 8 \text{ mA}$ )<br>Other digital outputs ( $I_{OH} = 400 \text{ µA}$ )                                                                                                    | V <sub>DVDD</sub> - 0.4 V<br>V <sub>DVDD</sub> - 0.8 V<br>2.4 |      |                                 |      |      |
| I <sub>OL</sub>   | Digital output leakage current (Hi-Z state)<br>0 < V < DVDD                                                                                                                                                                                                                                 | -7                                                            |      | +7                              | μA   |      |
| V <sub>REF</sub>  | VREF output open circuit voltage ( $I_{VREF} = +/-100 \mu A$ )                                                                                                                                                                                                                              | 1.43                                                          | 1.5  | 1.57                            | V    |      |
| CIREF             | IREF pin maximum load capacitance                                                                                                                                                                                                                                                           |                                                               |      | 20                              |      |      |
| CI                | Digital input capacitance                                                                                                                                                                                                                                                                   |                                                               |      | 4                               | pF   | 1.   |
| CO                | Digital output capacitance                                                                                                                                                                                                                                                                  |                                                               |      | 4                               |      |      |
| PSRR <sub>1</sub> | AVDD, DVDD power supply rejection ratio (1.02 kHz, 100 mV <sub>RMS</sub> , either path, $GX = GR = 0 dB$ )                                                                                                                                                                                  | 32                                                            | 38   |                                 | dD   |      |
| PSRR <sub>2</sub> | VBAT <sub>i</sub> power supply rejection ratio<br>(1.02 kHz, 100 mV <sub>RMS</sub> , either path, $GX = GR = 0 dB$ )                                                                                                                                                                        | 40                                                            |      |                                 | dB   | 1.   |

#### Notes:

1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

2. I/O1<sub>i</sub>, and I/O2<sub>i</sub> outputs are resistive for less than a 0.8 V drop. Total DC current must not exceed absolute maximum ratings.



## 5.4 DC Feed and Signaling – All States Except Low Power Idle Mode

| Description                                                              | Test Conditions                                                                 | Min            | Тур | Max            | Unit | Note   |  |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------|-----|----------------|------|--------|--|
| ILA programmable range, Active state<br>BBABS operation<br>STB operation |                                                                                 | 18<br>18       |     | 30<br>25       | mA   | 1.     |  |
| I <sub>L</sub> , Loop-current accuracy, Active state                     | I <sub>L</sub> in constant-current region<br>after ILA calibration              | -10            |     | +10            | %    |        |  |
| I <sub>RINGD</sub> , RINGD leakage, Ring Open state                      | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                              |                |     | 1000           |      | 1.     |  |
| I <sub>TIPD</sub> , TIPD leakage, Tip Open state                         | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                              |                |     | 1000           | μA   | 1.     |  |
| TIPD, RINGD leakage, Disconnect state                                    | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                              |                |     | 10             |      |        |  |
| I <sub>RINGD</sub> , RINGD current accuracy, Tip Open state              | RINGD to ground                                                                 | -10            |     | +10            | %    | 1.     |  |
| V <sub>TIPD</sub> , ground-start signaling                               | TIPD to $-48 \text{ V} = 7 \text{ k}\Omega$ ,<br>RINGD to ground = 100 $\Omega$ | -7.5           | -5  |                | V    | 1.     |  |
| TDC, RDC input offset current                                            |                                                                                 | 1.35           | 1.5 | 1.65           | μA   | 1., 2. |  |
| Ground key accuracy                                                      | After calibration                                                               | -1 mA –<br>15% |     | +1 mA<br>+ 15% |      |        |  |
| Switch hook accuracy                                                     | After calibration                                                               | -20            |     | +20            | 0/   | ]      |  |
| Open circuit voltage, V <sub>TIPD</sub> - V <sub>RINGD</sub>             | VOC = 48 V, after VOC calibration                                               | -7             |     | +7             | %    |        |  |
| V <sub>RINGD</sub> , open circuit                                        | VOC = 48 V, after VOC calibration                                               | -56.5          |     | -49.0          | V    | 1      |  |

#### Notes:

1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

2. Analog input pad leakage can add to this value - see specification under "DC Characteristics" on page 32.

## 5.5 DC Feed and Signaling – Low Power Idle Mode State

| Description                                    | Test Conditions                                | Min | Тур  | Мах | Unit | Note |
|------------------------------------------------|------------------------------------------------|-----|------|-----|------|------|
| V <sub>TIPD</sub> - V <sub>RINGD</sub> voltage | VBAT=-52 V, I <sub>LOAD</sub> = 3 mA           | 44  |      |     |      | 1    |
|                                                | R <sub>LOAD</sub> =3.5 KΩ                      | 23  | 28   | 33  | V    | 1.   |
|                                                | VBAT=-52 V, R <sub>LOAD</sub> = open           | 44  | 48   | 51  |      |      |
| I <sub>TIPD</sub> current limit                | TIPD sourcing current                          | 9   | 31   | 70  | mA   | 1.   |
| I <sub>RINGD</sub> current limit               | RINGD sinking current, $R_{LOAD} = 600 \Omega$ | 7.1 | 8.0  | 9.3 | ma   |      |
| Off-hook current settling time                 | R <sub>LOAD</sub> =200 Ω                       |     | 90   | 800 | μs   |      |
| DC feed resistance                             | I <sub>LOAD</sub> < current limit              |     | 200  |     | 0    | 1.   |
| DC reed resistance                             | I <sub>LOAD</sub> > current limit              |     | 230K |     | Ω    |      |

# Note:

This parameter is guaranteed by characterization or correlation to other tests. Typical values not tested in production.



#### 5.6 Metering

| Description        | Test Conditions                                               | Min  | Тур | Мах  | Unit | Note |
|--------------------|---------------------------------------------------------------|------|-----|------|------|------|
| Level accuracy     | 0.5 V <sub>RMS</sub> , 12 or 16 kHz,<br>200 or 3000 Ω AC load | -5   |     | +10  | %    | 1.   |
| Frequency accuracy | 12 or 16 kHz                                                  | -0.1 |     | +0.1 | %    |      |

#### Note:

1. This parameter is guaranteed by characterization or correlation to other tests. Typical values not tested in production.

#### 5.7 Ringing

| Description                                                                  | Test Conditions                                                          | Min | Тур | Max | Unit   | Note  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|--------|-------|
| Ringing Voltage Accuracy                                                     | 52.5 V <sub>PK</sub> into a 3 REN load                                   | -7  |     | +7  | %      | 1.    |
| Normal Polarity Ringing DC offset,<br>V <sub>TIPD</sub> – V <sub>RINGD</sub> | R <sub>L</sub> = open circuit,<br>programmed rInging = 0 V <sub>PK</sub> | -5  | 0   | +2  | V      | 2.,3. |
| Harmonic distortion                                                          | 52.5 V <sub>PK</sub> into a 3 REN load                                   |     | 3   | 5   |        |       |
| Ringing current limit accuracy                                               | R <sub>L</sub> = 600 Ω                                                   | -10 |     | 10  | %      |       |
| Ringing source impedance                                                     |                                                                          |     | 200 |     | Ω      | 2.    |
| DC ring trip accuracy                                                        | EGBIAS = 1                                                               | -15 |     | +15 | 0/     | 2.4   |
| AC ring trip accuracy                                                        | EGBIAS = 0                                                               | -15 |     | +15 | %      | 2.,4. |
| Ring trip delay                                                              | Periods of ringing                                                       | 1   |     | 3   | cycles |       |

#### Notes:

1. This production test is performed without calibration. After calibration, typical accuracy is within +/-4 %.

2. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

3. After calibration.

4. If the ringing current in the loop is near the current limit more than 50% of the time, a ring trip will occur regardless of the average current.

## 5.8 Switching Regulator Controller

The following specifications apply to switching regulator controllers Y and Z.

| Description                  | Test Conditions                        | Min  | Тур | Max | Unit | Note   |
|------------------------------|----------------------------------------|------|-----|-----|------|--------|
| SWISx shutdown threshold     | Referenced to GND                      | 85   | 100 | 115 |      |        |
| SWISx hysteresis             |                                        |      | 25  |     | mV   | 1      |
| SWISx input bias current     |                                        | -10  |     | 10  | μA   | 1.     |
| SWISx shutdown delay         | V <sub>SWISx</sub> > 115 mV            | 12   |     | 88  | ns   | 1., 2. |
| SWCMPx output current        |                                        | -200 |     | 200 | μA   |        |
| SWCMPx operating range       |                                        | 0.4  |     | 2.6 | V    |        |
| SW∀Sx to SWCMPx gain         |                                        | 0.4  |     | 40  | V/nA |        |
| SWVSx to SWCMPx bandwidth    |                                        | 100  |     |     | kHz  | 1.     |
| SWVSx input offset current   | R <sub>VSx</sub> = 1.0 MΩ              | 1.3  | 1.5 | 1.7 | μA   |        |
| LFC output impedance         |                                        |      | 12  |     | kΩ   |        |
| SWxV output voltage accuracy | Calibrated -95 V fixed ringing voltage | -100 |     | -90 | V    | З.     |

Notes:

1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

2. Time from SWISx exceeding threshold to SWOUTx voltage passing through DVDD/2.

3. Accuracy following battery calibration depends on the battery voltage sense accuracy (+/-4 %) plus the calibration resolution of +/- 0.625 V



## 5.9 Voice ADC Signal Sense Accuracy

| Description                                     | Code | Full Scale     | Useful Range   | Min  | Тур | Max  | Unit | Note   |
|-------------------------------------------------|------|----------------|----------------|------|-----|------|------|--------|
| Metallic AC coupled voltage<br>(Tip/Ring voice) | 00h  | -3.44 to +3.44 | -3.44 to +3.44 | -4%  |     | +4%  | V    | 1., 2. |
| Voice DAC analog loopback                       | 0Ah  | -2.0 to +2.0   | -1.0 to +1.0   | -12% |     | +12% |      |        |

Notes:

1. All specifications assume calibration.

2. The % limits are defined as the % of programmed threshold value or the % of the actual voltage or current on Tip / Ring. The offset and percentage errors are independent and combine as RMS errors.

#### 5.10 Supervision ADC Signal Sense Accuracy

| Description                                                         | Code | Full Scale                       | Useful Range                 | Min           | Тур | Max          | Unit                  | Note              |
|---------------------------------------------------------------------|------|----------------------------------|------------------------------|---------------|-----|--------------|-----------------------|-------------------|
| Sense at SWVSY                                                      | 01h  |                                  | -180 to 0                    | -0.5 V – 4 %  |     | +0.5 V + 4 % | -<br>-<br>-<br>-<br>- | 1., 2.,<br>3., 6. |
| Sense at SWVSZ                                                      | 02h  |                                  |                              | -0.5 V – 4 %  |     | +0.5 V + 4 % |                       |                   |
| Sense at VS1, VS2                                                   | 03h  |                                  | -180 to +60                  | -0.5 V – 4 %  |     | +0.5 V + 4 % |                       |                   |
| Tip voltage to ground                                               | 04h  |                                  | -225 to +225<br>-160 to +160 | -2.0 V - 4 %  |     | +1.0 V + 4 % |                       |                   |
| Ring voltage to ground                                              | 05h  | -240 to +240                     |                              | -2.0 V − 4 %  |     | +1.0 V + 4 % |                       |                   |
| Metallic DC line voltage<br>(Tip to Ring)                           | 06h  |                                  |                              | -0.5 V – 5 %  |     | +0.5 V + 5 % |                       |                   |
| Longitudinal DC line voltage<br>(Tip to ground + Ring to<br>ground) | 0Ah  |                                  |                              | -1.0 V – 5 %  |     | +1.0 V + 5 % |                       | 1., 2.,<br>6.     |
| Metallic loop current, IM<br>(Tip to Ring) in Normal Mode           | 07h  | -59.5 to<br>+59.5 <sup>(4)</sup> | -51 to +51 <sup>(4)</sup>    | -1.0 mA – 5 % |     | +1.0 mA + 5% | _ mA                  |                   |
| Longitudinal loop current, IL (total) in Normal Mode                | 08h  | -59.5 to +59.5                   | -42 to +42                   | -1.0 mA – 5 % |     | +1.0 mA + 5% |                       |                   |
| Ring current, IB<br>(IM+IL)                                         | 0Eh  |                                  |                              | -2.0 mA – 5 % |     | +2.0 mA + 5% |                       |                   |
| Tip current, IA<br>(IM–IL)                                          | 0Fh  |                                  |                              | -2.0 mA – 5 % |     | +2.0 mA + 5% |                       |                   |
| Metallic loop current (IM) in Low Gain Mode                         | 08h  | -297.5 to                        | -100 to +100                 | -5.0 µA – 5 % |     | +5.0 µA + 5% | μA                    |                   |
| Longitudinal loop current per wire (IL) in Low Gain Mode            | 07h  | +297.5                           | -250 to +250                 | -5.0 µA– 5 %  |     | +5.0 µA + 5% | μΛ                    |                   |
| Tip voltage to Longitudinal<br>current ratio                        |      | N/A                              | N/A                          | -6.5          |     | +6.5         | %                     | 1., 5.,<br>6., 7. |
| Ring voltage to Longitudinal<br>current ratio                       | N/A  |                                  |                              | -6.5          |     | +6.5         |                       |                   |
| Metallic voltage to Metallic<br>current ratio                       |      |                                  |                              | -6.5          |     | +6.5         |                       |                   |
| Temperature sense                                                   | 0Dh  | -50 to +150                      | -50 to +150                  | -15           |     | +15          | °C                    | 1., 6.            |

#### Notes:

1. All specifications assume calibration.

- 2. The % limits are defined as the % of programmed threshold value or the % of the actual voltage or current. The offset and percentage errors are independent and combine as RMS errors.
- 3. This is measured in production by calibrating offset voltage and applying -26 V for voltage to ground and 20 V Metallic. Accurately measuring smaller voltage requires care in offset calibration.
- 4. The Metallic loop current scale and range during ringing are -119 mA to +119 mA.
- 5. These are ratios of voltage to current measurements in Low Gain state performed during production testing.
- 6. Full scale is defined as a digital output code of  $\pm 32768$ .



#### 7. Not tested in production.

#### 5.11 Transmission Characteristics – Narrowband Codec Mode

| Description                                                                      | Test Conditions                                                                                                                                                                                                                        | Min    | Тур  | Max                    | Unit                               | Note   |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------------------------|------------------------------------|--------|
| TAC - RAC overload level                                                         | Active state, $GX = AX = 0 dB$                                                                                                                                                                                                         | 3.4    |      |                        | V <sub>PK</sub>                    | 1., 2. |
| Transmit level, A/D                                                              | 0 dBm, GX = GX0, 1014 Hz                                                                                                                                                                                                               |        | 0    |                        | dBm0                               |        |
| Receive level, D/A                                                               | 0 dBm0, GR = GR0, 1014 Hz                                                                                                                                                                                                              |        | 0    |                        | dBm                                |        |
| Gain accuracy, D/A or A/D                                                        | 0 dBm0, 1014 Hz, off-hook                                                                                                                                                                                                              | -0.35  |      | +0.35                  | dB                                 |        |
| Gain accuracy, D/A or A/D                                                        | 0 dBm0, 1014 Hz, on-hook                                                                                                                                                                                                               | -0.5   |      | +0.5                   | uв                                 |        |
| Idle channel noise<br>V <sub>TIPD</sub> – V <sub>RINGD</sub><br>DXA, digital out | DRA, digital input = 0, A-law, 0 dBr<br>DRA, digital input = 0, μ-law, 0 dBr<br>V <sub>TIPD</sub> – V <sub>RINGD</sub> = 0 V <sub>AC</sub> , A-law, 0 dBr<br>V <sub>TIPD</sub> – V <sub>RINGD</sub> = 0 V <sub>AC</sub> , μ-law, 0 dBr |        | K    | -74<br>16<br>-65<br>19 | dBm0p<br>dBrnC0<br>dBm0p<br>dBrnC0 | 5.     |
| Two-wire return loss                                                             | 200 to 3400 Hz                                                                                                                                                                                                                         | 26     | 30   |                        |                                    |        |
| Longitudinal to metallic balance<br>TIPD - RINGD or DXA                          | 200 to 3400 Hz                                                                                                                                                                                                                         | 50     |      |                        | dB                                 | 7.     |
| DRA to longitudinal signal generation                                            | 300 to 3400 Hz                                                                                                                                                                                                                         | 42     |      |                        |                                    | 7.     |
| Longitudinal current capability, per wire TIPD or RINGD                          | Active state                                                                                                                                                                                                                           | 8.5    |      |                        | mA <sub>RMS</sub>                  |        |
| Longitudinal impedance at TIPD or RINGD                                          | 0 to 100 Hz, LI = 0                                                                                                                                                                                                                    |        | 100  |                        | Ω/pin                              | 1.     |
| Crosstalk between channels<br>TX or RX to TX<br>RX or TX to RX                   | 0 dBm0, 1014Hz, Average<br>0 dBm0, 1014Hz, Average                                                                                                                                                                                     |        |      | -76<br>-78             | dBm0                               | 1.     |
| Attenuation distortion                                                           | 300 to 3000 Hz                                                                                                                                                                                                                         | -0.125 |      | +0.125                 |                                    | 1., 3. |
| Single frequency distortion                                                      | A-law or µ-law, off-hook                                                                                                                                                                                                               |        |      | -46                    | dB                                 | 4.     |
| Second harmonic distortion, D/A                                                  | GR = 0 dB, linear mode, off-hook                                                                                                                                                                                                       |        |      | -55                    |                                    |        |
| End-to-end absolute group delay                                                  | B = Z = 0; X = R = 1, C/L = 0                                                                                                                                                                                                          |        |      | 678                    | μs                                 | 1., 6. |
| PESQ-LQ voice quality score                                                      | Linear, A-law, or µ-law                                                                                                                                                                                                                |        | 4.30 |                        |                                    | 1.     |

#### Notes:

1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

- 2. Overload level is defined when THD = 1%.
- 3. See <u>Figure 19</u> and <u>Figure 20 on page 37</u>.
- 4. 0 dBm0 input signal, 300 to 3400 Hz measurement at any other frequency, 300 Hz to 3400 Hz.
- 5. No single frequency component in the range above 3800 Hz may exceed a level of -55 dBm0.
- 6. The End-to-End Group Delay is the absolute group delay of the echo path with the B filter turned off.
- 7. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.



## 5.12 Attenuation Distortion – Narrowband Codec Mode

Microsemi

The signal attenuation in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in <u>Figure 19</u> and <u>Figure 20</u>. The reference frequency is 1014 Hz and the signal level is -10 dBm0.





## 5.13 Discrimination Against Out-of-Band Input Signals – Narrowband Codec Mode

When an out-of-band sine wave signal of frequency f, and level A is applied to the analog input, there may be frequency components below 4 kHz at the digital output which are caused by the out-of-band signal. These components are at least the specified dB level below the level of a signal at the same output originating from a 1014-Hz sine wave signal with a level of A dBm0 also applied to the analog input. The minimum specifications are shown in <u>Table 7</u>. The attenuation of the waveform below amplitude A, between 3400 Hz and 4600 Hz, is given by the formula:

Attenuation = 
$$\left[14 - 14\sin\left(\frac{\pi(4000 - f)}{1200}\right)\right] dB$$

| Frequency of Out-of-Band Signal | Amplitude of Out-of-Band Signal | Level below A |
|---------------------------------|---------------------------------|---------------|
| 16.6 Hz < f < 45 Hz             | -25 dBm0 < A ≤ 0 dBm0           | 18 dB         |
| 45 Hz < f < 65 Hz               | -25 dBm0 < A ≤ 0 dBm0           | 25 dB         |
| 65 Hz < f < 100 Hz              | -25 dBm0 < A ≤ 0 dBm0           | 10 dB         |
| 3400 Hz < f < 4600 Hz           | -25 dBm0 < A ≤ 0 dBm0           | see Figure 21 |
| 4600 Hz < f < 100 kHz           | -25 dBm0 < A ≤ 0 dBm0           | 32 dB         |







# 5.14 Discrimination Against 12- and 16-kHz Metering Signals – Narrowband Codec Mode

If the ZL88801 device is used in a metering application where 12- or 16-kHz tone bursts are injected onto the telephone line toward the subscriber, a portion of these tones may also appear at the transmit input. These out-of-band signals may cause frequency components to appear below 4 kHz at the digital output. For a 12-kHz or 16-kHz tone, the frequency components below 4 kHz are reduced from the input by at least 70 dB. The sum of the peak metering and signal voltages must be within the TAC – RAC pin overload level.

💟 Microsemi.

# 5.15 Spurious Out-of-Band Signals at the Analog Output – Narrowband Codec Mode

With PCM idle code being applied to the digital input and either a quiet 600  $\Omega$  termination or an open being applied to Tip and Ring, any single frequency tone between 0 and 16kHz measured at the analog output shall be less than -50 dBm0. With PCM code words representing a sine wave signal in the range of 300 Hz to 3400 Hz at a level of 0 dBm0 applied to the digital input, the level of the spurious Out-of-Band signals at the analog output is less than the limits shown below.

| Frequency         | Level    |
|-------------------|----------|
| 4.6 kHz to 40 kHz | -32 dBm0 |
| 40 kHz to 240 kHz | -46 dBm0 |
| 240 kHz to 1 MHz  | -36 dBm0 |

With code words representing any sine wave signal in the range 3.4 kHz to 4.0 kHz at a level of 0 dBm0 applied to the digital input, the level of the signals at the analog output are below the limits in Figure 22. The amplitude of the spurious out-of-band signals between 3400 Hz and 4600 Hz is given by the formula:



Figure 22 - Spurious Out-of-Band Signals



#### 5.16 Overload Compression – Narrowband Codec Mode

<u>Figure 23 on page 40</u> shows the acceptable region of operation for input signal levels above the reference input power (0 dBm0). The conditions for this figure are:

- 1.  $+1.2 \text{ dB} < \text{GX} \le +12 \text{ dB}$
- 2.  $-12 \text{ dB} \leq \text{GR} < -1.2 \text{ dB}$
- 3. Digital voice output of one VoicePort channel connected to digital voice input of a second VoicePort channel.
- 4. Measurement analog-to-analog



Figure 23 - Analog-to-Analog Overload Compression



## 5.17 Gain Linearity – Narrowband Codec Mode

The gain deviation relative to the gain at -10 dBm0 is within the limits shown in Figure 24 (A-law) and Figure 25 ( $\mu$ -law) for either transmission path when the input is a sine wave signal of 1014 Hz.







# 5.18 Total Distortion Including Quantizing Distortion – Narrowband Codec Mode

Microsemi

The signal to total distortion ratio will exceed the limits shown in <u>Figure 26</u> for either path when the input signal is a sine wave with a frequency of 1014 Hz, using psophometric weighting for A-law and C-message weighting for  $\mu$ -law.



#### Figure 26 - Total Distortion with Tone Input (Both Paths)



# 5.19 Group Delay Distortion – Narrowband Codec Mode

For either transmission path, the group delay distortion is within the limits shown in <u>Figure 27</u>. The minimum value of the group delay is taken as the reference. The signal level should be 0 dBm0.



Figure 27 - Group Delay Distortion



| 5.20 | Transmission | <b>Characteristics</b> - | - Wideband Codec Mode |
|------|--------------|--------------------------|-----------------------|
|------|--------------|--------------------------|-----------------------|

| Description                                                           | Test Conditions                                                                                                     | Min   | Тур  | Max        | Unit              | Note   |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|------------|-------------------|--------|
| TAC - RAC overload level                                              | Active state GX = AX = 0 dB                                                                                         | 3.4   |      |            | V <sub>PK</sub>   | 1., 2. |
| Transmit level, A/D                                                   | 0 dBm, GX = GX0, 1014 Hz                                                                                            |       | 0    |            | dBm0              |        |
| Receive level, D/A                                                    | 0 dBm0, GR = GR0, 1014 Hz                                                                                           |       | 0    |            | dBm               |        |
| Gain accuracy, D/A or A/D                                             | 0 dBm0, 1014 Hz, Off-hook                                                                                           | -0.5  |      | +0.5       |                   |        |
| Gain accuracy, D/A or A/D                                             | 0 dBm0, 1014 Hz, On-hook                                                                                            | -0.5  |      | +0.5       |                   | 1.     |
| Attenuation distortion                                                | 100 Hz to 6.0 kHz                                                                                                   | -0.25 |      | +0.25      |                   | 3.     |
| Single frequency distortion                                           | 0 dBm0, Linear Mode,<br>50 Hz to 7.0 kHz, off-hook                                                                  |       |      | -50        | dB                | 4.     |
| Signal to noise + distortion                                          | 0 dBm0, Linear Mode, 50 Hz to 7.0 kHz                                                                               | 50    |      |            |                   | 4.     |
| Second harmonic distortion, D/A                                       | GR = 0 dB, off-hook                                                                                                 |       |      | -55        |                   |        |
| ldle channel noise,<br>Vтıрд - V <sub>RINGD</sub><br>DXA, digital out | DRA, digital input = 0, linear, 0 dBr<br>V <sub>TIPD</sub> - V <sub>RINGD</sub> = 0 V <sub>AC</sub> , linear, 0 dBr |       |      | -67<br>-67 | dBm0p<br>dBm0p    | 1., 5. |
| End-to-end absolute group delay                                       | B = Z = 0; X = R = 1, C/L = 0                                                                                       |       |      | 340        | μs                | 1., 6. |
| Two-wire return loss                                                  | 50 to 7000 Hz                                                                                                       | 20    | 26   |            | dB                | 1.     |
| Longitudinal to metallic balance<br>TIPD - RINGD or DXA               | 50 to 7000 Hz                                                                                                       | 48    |      |            | dB                | 7.     |
| DRA to longitudinal signal generation                                 | 300 to 7000 Hz                                                                                                      | 40    |      |            |                   | 1.     |
| Longitudinal current capability, per wire TIPD or RINGD               | Active state                                                                                                        | 8.5   |      |            | mA <sub>RMS</sub> | 1.     |
| Longitudinal impedance at TIPD or RINGD                               | 0 to 100 Hz, LI = 0                                                                                                 |       | 100  |            | Ω/pin             | 1.     |
| PESQ-LQ voice quality score                                           | Linear                                                                                                              |       | 4.30 |            |                   | 1.     |

#### Notes:

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. Overload level is defined when THD = 1%.
- 3. See Figure 28. "Transmit (A to D) Path Attenuation vs. Frequency (with High-Pass Filter Enabled)" on page 45 and Figure 29. "Receive (D to A) Path Attenuation vs. Frequency" on page 45.
- 4. 0 dBm0 input signal, 50 to 7000 Hz measurement at any other frequency, 50 to 7000 Hz.
- 5. No single frequency component in the range above 7600 Hz may exceed a level of –55 dBm0.
- 6. The End-to-End Group Delay is the absolute group delay of the echo path with the B filter turned off.
- 7. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.



## 5.21 Attenuation Distortion – Wideband Codec Mode

The signal attenuation in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in <u>Figure 28</u> and <u>Figure 29</u>. The reference frequency is 1014 Hz and the signal level is -10 dBm0.



Figure 28 - Transmit (A to D) Path Attenuation vs. Frequency - (with High-Pass Filter Enabled)



Figure 29 - Receive (D to A) Path Attenuation vs. Frequency



# 5.22 Group Delay Distortion – Wideband Codec Mode

For either transmission path, the group delay distortion is within the limits shown in <u>Figure 30</u>. The minimum value of the group delay is taken as the reference. The signal level should be 0 dBm0.



Figure 30 - Group Delay Distortion

# 6.0 Switching Characteristics and Waveforms

The following are the switching characteristics over operating range, unless otherwise noted. Minimum and maximum values are valid for all digital outputs with a 115 pF load.

## 6.1 PCM and SPI Mode

Microsemi

The PCM and SPI mode is used to communicate audio and control information to the host processor. It is enabled when the ZSI pin is tied to DVDD. Unless otherwise specified, the SPI timing values are valid for VDDHPI =  $1.8 V_{DC}$ , 2.5 V<sub>DC</sub>, or 3.3 V<sub>DC</sub>.

# 6.1.1 SPI Interface

| No.        | Symbol            | Parameter                            | Min. | Тур.              | Max. | Unit | Note   |
|------------|-------------------|--------------------------------------|------|-------------------|------|------|--------|
| 1          | t <sub>DCY</sub>  | Data clock period                    | 122  |                   |      | Ť    |        |
| 2          | t <sub>DCH</sub>  | Data clock high pulse width          | 48   |                   |      |      |        |
| 3          | t <sub>DCL</sub>  | Data clock low pulse width           | 48   |                   |      |      |        |
| 4          | t <sub>DCR</sub>  | Rise time of clock                   |      |                   | 8    |      |        |
| 5          | t <sub>DCF</sub>  | Fall time of clock                   |      |                   | 8    |      |        |
| 6          | t <sub>ICSS</sub> | Chip select setup time, Input mode   | 5    |                   |      |      |        |
| 7          | t <sub>ICSH</sub> | Chip select hold time, Input mode    | 0    |                   |      |      |        |
| 8          | t <sub>ICSL</sub> | Chip select pulse width, Input mode  |      | 8t <sub>DCY</sub> |      |      |        |
| 9          | t <sub>ICSO</sub> | Chip select off time, Input mode     | 0    |                   |      |      | 1.     |
| 10         | t <sub>IDS</sub>  | Input data setup time                | 5    |                   |      |      |        |
| 11         | t <sub>IDH</sub>  | Input data hold time                 | 0    |                   |      | ns   |        |
| 12         | t <sub>OLH</sub>  | I/O1, I/O2 output latch valid        |      |                   | 2500 |      |        |
| 13         | tocss             | Chip select setup time, Output mode  | 5    |                   |      |      |        |
| 14         | t <sub>OCSH</sub> | Chip select hold time, Output mode   | 0    |                   |      |      |        |
| 15         | t <sub>OCSL</sub> | Chip select pulse width, Output mode |      | 8t <sub>DCY</sub> |      |      |        |
| 16         | tocso             | Chip select off time, Output mode    | 0    |                   |      |      | 1.     |
| 17         | t <sub>ODD</sub>  | Output data turn on delay            |      |                   | 16   |      | 2., 3. |
| 18         | todh              | Output data hold time                | 2    |                   |      |      | 4.     |
| 19         | todof             | Output data turn off delay           | 0    |                   | 10   |      |        |
| <b>2</b> 0 | t <sub>ODC</sub>  | Output data valid                    |      |                   | 16   |      | 2.     |
|            | t <sub>RST</sub>  | Reset pulse width                    | 5    |                   |      | μs   |        |

#### Notes:

1. VE880 Series devices required a minimum 2.5 μs chip select off-time when reading or writing over the SPI (MPI) interface. The delay is not required by devices belonging to the new ZL880 Series.

2. Values shown for VDDHPI = 3.3 V. Maximum  $t_{ODD}$  and  $t_{ODC}$  is 25 ns at 1.8 V and 18 ns at 2.5 V.

3. The first data bit is enabled on the falling edge of  $\overline{CS}$  or the falling edge of DCLK, whichever occurs last.

4. This parameter is guaranteed by characterization or correlation to other tests. It is not tested in production.





Figure 31 - SPI Interface (Input Mode)







# 6.1.2 PCM Interface

PCLK shall not exceed 8.192 MHz. Pull-up resistor to DVDD of 240  $\Omega$  is attached to TSCA. Unless otherwise specified, the PCM timing values are valid for VDDHPI = 1.8 V<sub>DC</sub>, 2.5 V<sub>DC</sub>, or 3.3 V<sub>DC</sub>. See Figure 33 on page 50 through Figure 35 on page 51 for the PCM interface timing diagrams.

| No. | Symbol           | Parameter                       | Min.                 | Тур | Мах                  | Unit | Note   |
|-----|------------------|---------------------------------|----------------------|-----|----------------------|------|--------|
| 21  | t <sub>PCY</sub> | PCM Clock (PCLK) period         | 122                  |     | 977                  |      | 1.     |
| 22  | t <sub>PCH</sub> | PCLK high pulse width           | 48                   |     |                      |      |        |
| 23  | t <sub>PCL</sub> | PCLK low pulse width            | 48                   |     |                      |      |        |
| 24  | t <sub>PCR</sub> | PCLK rise time                  |                      |     | 8                    |      |        |
| 25  | t <sub>PCF</sub> | PCLK fall time                  |                      |     | 8                    |      |        |
| 26  | t <sub>FSS</sub> | FS setup time                   | 5                    |     | t <sub>PCY</sub> -30 |      |        |
| 27  | t <sub>FSH</sub> | FS hold time                    | 0                    |     |                      |      | 2.     |
| _   | t <sub>FST</sub> | Allowed PCLK or FS jitter time  | -25                  |     | 25                   |      | 1.     |
| 28  | t <sub>TSD</sub> | Delay to TSCA valid             | 2                    |     | 16                   | ns   | 3., 4. |
| 29  | t <sub>TSO</sub> | Delay to TSCA off               | 0                    |     |                      |      | 4., 5. |
| 30  | t <sub>DXD</sub> | PCM data output delay           |                      |     | 16                   |      | 3.     |
| 31  | t <sub>DXH</sub> | PCM data output hold time       | 2                    |     |                      |      |        |
| 32  | t <sub>DXZ</sub> | PCM data output delay to high Z | 0                    |     | 10                   |      |        |
| 33  | t <sub>DRS</sub> | PCM data input setup time       | 5                    |     |                      |      |        |
| 34  | t <sub>DRH</sub> | PCM data input hold time        | 0                    |     |                      | 1    | 2.     |
| _   | t <sub>FSL</sub> | FS low pulse width              | 1.5 t <sub>PCY</sub> |     |                      |      | 6.     |

#### Notes:

- The PCLK frequency must be an integer multiple of the Frame Sync (FS) frequency. Frame Sync is expected to be an accurate 8 kHz pulse train. The actual PCLK rate depends on the CSEL bit setting in the Chip Configuration register. The minimum frequency is 1.024 MHz and the maximum frequency is 8.192 MHz. If PCLK has jitter, care must be taken to ensure that all setup, hold, and pulse width requirements are met.
- 2. Values shown for VDDHPI = 3.3 V. Minimum  $t_{FSH}$  and  $t_{DRH}$  is 0.3 ns at 1.8 V and 0.2 ns at 2.5 V.
- 3. Values shown for VDDHPI = 3.3 V. Maximum  $t_{TSD}$  and  $t_{DXD}$  is 25 ns at 1.8 V and 18 ns at 2.5 V.
- 4. TSCA is delayed from FS by a typical value of N t<sub>PCY</sub>, where N is the value stored in the time / calculus register.
- 5. t<sub>TSO</sub> is defined as the time at which the output achieves the Open Circuit state.
- 6. Applies only when FS is active low.





Figure 33 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge)



Figure 34 - PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge)





Figure 35 - PCM Clock Timing

# 6.2 ZSI Interface

The ZSI multiplexed serial interface is enabled when the  $\overline{ZSI}$  pin is tied low. Note that ZCLK shall not exceed 8.192 MHz. All input setup and hold, and output delay and hold times are relative to either edge of ZCLK. Unless otherwise specified, the ZSI timing values are valid for VDDHPI = 1.8 V<sub>DC</sub>, 2.5 V<sub>DC</sub>, or 3.3 V<sub>DC</sub>. See Figure 36 for the ZSI interface timing diagram.

| No. | Symbol           | Parameter                           | Min. | Тур. | Max. | Unit | Note   |
|-----|------------------|-------------------------------------|------|------|------|------|--------|
| 1   | t <sub>ZCY</sub> | ZSI Clock (ZCLK) period             | 122  |      | 977  |      |        |
| 2   | t <sub>ZCH</sub> | ZCLK high pulse width               | 48   |      |      |      | 1.     |
| 3   | t <sub>ZCL</sub> | ZCLK low pulse width                | 48   |      |      |      |        |
| 4   | t <sub>ZCF</sub> | ZCLK fall time                      |      |      | 8    |      |        |
| 5   | t <sub>ZCR</sub> | ZCLK rise time                      |      |      | 8    |      |        |
| 6   | t <sub>ZSS</sub> | ZSYNC setup time                    | 5    |      |      | ns   | 2.     |
| 6   | t <sub>SIS</sub> | ZMOSI slave input setup time        | 5    |      |      |      | Ζ.     |
| 7   | t <sub>ZSH</sub> | ZSYNC hold time                     | 0    |      |      |      | 0.0    |
|     | t <sub>SIH</sub> | ZMOSI slave input hold time         | 0    |      |      |      | 2., 3. |
| 8   | tzsod            | ZMISO slave output delay            | 0    |      | 16   |      | 2., 4. |
| 9   | tzst             | Allowed ZCLK or ZSYNCFS jitter time | -25  |      | 25   |      | 2.     |

Notes:

 The ZCLK frequency must be an integer multiple of the ZSYNC frequency. ZSYNC is expected to be an accurate 8-kHz pulse train. The minimum frequency is 1.024 MHz and the maximum frequency is 8.192 MHz. If ZCLK has jitter, care must be taken to ensure that all setup, hold, and pulse width requirements are met.

2. ZSYNC, ZMOSI, and ZMISO contain dual data rate signals which are sampled or driven on both edges of the ZCLK clock.

- 3. Values shown for VDDHPI = 3.3 V. Minimum  $t_{ZSH}$  and  $t_{SIH}$  is 0.3 ns at 1.8 V and 0.2 ns at 2.5 V.
- 4. Value shown for VDDHPI = 3.3 V. Maximum  $t_{TZSOD}$  is 25 ns at 1.8 V and 18 ns at 2.5 V.





Figure 36 - ZSI Interface Timing Protocol

# 6.3 Switcher Output Timing

(See Figure 37 on page 53 for the SWOUTY, SWOUTZ timing diagram)

| No. | Symbol        | Parameter                          | Min | Тур    | Max | Unit | Notes      |
|-----|---------------|------------------------------------|-----|--------|-----|------|------------|
| 1   | Tfall         | Output fall time                   |     | 15     |     | 20   | 4          |
| 2   | Trise         | Output rise time                   |     | 30     |     | ns   | 1.         |
| 3LP | TPeriod       | Period for Low Power mode          |     | 41.667 |     |      | 0 E        |
| 4LP | Tmax          | Max on-time for Low Power mode     |     | 1.017  |     |      | 2., 5.     |
| 3MP | TPeriod       | Period for Medium Power mode       |     | 2.604  |     |      | о <i>Б</i> |
| 4MP | Tmax          | Max on-time for Medium Power mode  |     | 1.017  |     | μs   | 3., 5.     |
| 3HP | TPeriod       | Period for High Power mode         |     | 1.953  |     |      | 4 5        |
| 4HP | Tmax          | Max on-time for High Power mode    |     | 1.017  |     |      | 4., 5.     |
| -   | Duty Cycle LP | Duty cycle Low Power mode          | 0   | 2.5    |     |      | 2., 5.     |
| _   | Duty Cycle MP | Duty cycle Medium Power mode       | 0   | 30.4   |     | %    | 3., 5.     |
| -   | Duty Cycle HP | Duty cycle High Power mode         | 0   | 52.0   |     |      | 4 E        |
| 5   | Y to Z offset | Delay from SWOUTZ to SWOUTY on     |     | 1.302  |     | μs   | 4., 5.     |
| -   |               | SWISY leading edge blanking period |     | 120    |     | ns   | 6.         |

#### Notes:

- 1. Measured with a 1.5 nF load between SWOUTx and ground.
- 2. Register E6/E7h Write/Read Switching Regulator Control is loaded with Low Power mode 01h.
- 3. Register E6/E7h Write/Read Switching Regulator Control is loaded with Medium Power mode 02h.
- 4. Register E6/E7h Write/Read Switching Regulator Control is loaded with High Power mode 03h.
- 5. Timing values assume SWFS[1:0] = 00b in E4/E5h Write/Read Switching Regulator Parameters. Stated periods and on times scale inversely with frequency selected.
- 6. This is a programmable setting with the default value shown here. The value should be programmed to 0x01 (81 ns). This is automatically done by Profile Wizard.





Figure 37 - Switcher Output Waveform SWOUTY, SWOUTZ



# 7.0 Device Pinout

The pins of the ZL88801 device are listed and described in this section. Note that there are no ground pins. All ground connections inside this device are made through the exposed pad.



Figure 38 - ZL88801 Device Pinout (QFN-64) - Top View



| Name                                    | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-----------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| AVDD/DVDD                               | Power           | 3.3 V Analog and digital power supply inputs. AVDD and DVDD are provided to allow for noise isolation and proper power supply decoupling techniques. For best performance, all of the VDD power supply pins should be connected together at the power supply or power connection to the printed circuit board.                                                                                                             |  |  |  |  |  |
| CS                                      | Input           | In the PCM and SPI mode, the Chip Select input (active low) enables the device so that control data can be written to or read from the part. This pin features a weak (1.0 M $\Omega$ ) internal pull-up to VDDHPI.                                                                                                                                                                                                        |  |  |  |  |  |
| DCLK                                    | Input           | ata Clock. In the PCM and SPI mode, the Data Clock input shifts data into and out of the icroprocessor interface of the device. The maximum clock rate is 8.192 MHz. This pin atures a weak ( $1.0 \text{ M}\Omega$ ) internal pull-up to VDDHPI.                                                                                                                                                                          |  |  |  |  |  |
| DIN                                     | Input           | ata Input. In the PCM and SPI mode, control data is serially written into the device via the IN pin, most significant bit first. The Data Clock determines the data rate. This pin features a eak (1.0 M $\Omega$ ) internal pull-up to VDDHPI.                                                                                                                                                                            |  |  |  |  |  |
| DOUT                                    | Output          | a Output. In the PCM and SPI mode, control data is serially written out of the device via the UT pin, most significant bit first. The Data Clock determines the data rate. DOUT is high edance except when data is being transmitted, which allows DIN and DOUT to be directly together in systems which use a single line for data input and output. This pin features a ak (1.0 M $\Omega$ ) internal pull-up to VDDHPI. |  |  |  |  |  |
| DRA/ZMOSI                               | Input           | PCM or ZSI Data Input. PCM voice (in PCM and SPI mode) or multiplexed PCM voice and control data (in ZSI mode) is written serially into the device though this pin, most significant bit first. PCLK/ZCLK determines the data rate.                                                                                                                                                                                        |  |  |  |  |  |
| DXA/ZMISO                               | Output          | PCM or ZSI Data Output. PCM (in PCM and SPI mode) or multiplexed PCM voice and control data (in ZSI mode) is written serially out of the device through this pin, most significant bit first. PCLK/ZCLK determines the data rate.                                                                                                                                                                                          |  |  |  |  |  |
| FS/ZSYNC                                | Input           | Interface synchronization signal for PCM voice (in PCM and SPI mode) or for multiplexed PCM voice and control channels (in ZSI mode).                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| IHL <sub>1</sub> ,IHL <sub>2</sub>      | Output          | High Level Current Drive Filter.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| ĪNT                                     | Output          | Interrupt. $\overline{\text{INT}}$ is an active low output signal, which is programmable as either 3 V CMOS compatible or open drain (with external 4.7 K $\Omega$ pull-up resistor to VDDHPI required). This pin features a weak (1.0 M $\Omega$ ) internal pull-up to VDDHPI.                                                                                                                                            |  |  |  |  |  |
| I/O1 <sub>1</sub> , I/O1 <sub>2</sub>   | I/O             | General Purpose Input/ Output 1 on Channels 1 and 2, respectively. Each of these two I/O's is capable of driving a 150 mW, 3 V relay (external catch diode required) or an LED, sinking up to 70 mA. Note, digital I/O pins may glitch low during AVDD power up.                                                                                                                                                           |  |  |  |  |  |
| I/O2 <sub>1</sub> / VS1                 | I/O or<br>Input | General Purpose Input/ Output 2 on Channel 1 or Voltage Sense 1. When configured as a voltage sense input, connect a 1.0 M $\Omega$ 1% resistor between this pin and the voltage to be monitored. The maximum working voltage rating of the resistor must be higher than the monitored voltage. Note, digital I/O pins may glitch low during AVDD power up.                                                                |  |  |  |  |  |
| I/O2 <sub>2</sub> / VS2                 | I/O or<br>Input | General Purpose Input/ Output 2 on Channel 2 or Voltage Sense 2. When configured as a voltage sense input, connect a 1.0 M $\Omega$ 1% resistor between this pin and the voltage to be monitored. The maximum working voltage rating of the resistor must be higher than the monitored voltage. Note, digital I/O pins may glitch low during AVDD power up.                                                                |  |  |  |  |  |
| IREF                                    | Input           | Current Reference. An external resistor R <sub>REF</sub> connected between this pin and analog ground generates an accurate current reference used by the analog circuits on the chip.                                                                                                                                                                                                                                     |  |  |  |  |  |
| LFC <sub>1</sub> ,LFC <sub>2</sub>      | Output          | Connection for longitudinal filter capacitor.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| PCLK/ZCLK                               | Input           | PCM or ZSI Data Clock 1.024 to 8.192 MHz. This is the clock for the PCM (in PCM and SPI mode) or ZSI (in ZSI mode) interfaces.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| RAC <sub>1</sub> ,RAC <sub>2</sub>      | Input           | Ring lead AC sense. A series R + C network is connected from this pin to the Ring lead.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| RDC <sub>1</sub> ,RDC <sub>2</sub>      | Input           | Ring lead DC Sense. A resistor is connected from this pin to the Ring lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| RINGD <sub>1</sub> , RINGD <sub>2</sub> | Output          | RING-lead (B) output to the two-wire line.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |



| RSN <sub>1</sub> , RSN <sub>2</sub>   | Input  | High voltage line drive receive current summing node for each channel.                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST                                   | Input  | Device Hardware Reset. A logic Low signal at this pin resets the device to its default state.                                                                                                                                                                                                                                                                                                   |
| RSVD                                  | Open   | Reserved. Make no connection to this pin.                                                                                                                                                                                                                                                                                                                                                       |
| RTV <sub>1</sub> , RTV <sub>2</sub>   | Output | Drive output for two-wire AC impedance scaling resistor.                                                                                                                                                                                                                                                                                                                                        |
| SWCMPY,<br>SWCMPZ                     | Output | Compensation connection for switching regulator controller.                                                                                                                                                                                                                                                                                                                                     |
| SWISY, SWISZ                          | Input  | Current sense input for switching regulator controller.                                                                                                                                                                                                                                                                                                                                         |
| SWOUTY,<br>SWOUTZ                     | Output | Pulse output for drive to switching regulator circuit.                                                                                                                                                                                                                                                                                                                                          |
| SWVSY, SWVSZ                          | Input  | Voltage sense for switching regulator controller.                                                                                                                                                                                                                                                                                                                                               |
| TAC <sub>1</sub> ,TAC <sub>2</sub>    | Input  | Tip lead AC Sense. A series R + C network is connected from this pin to the Tip lead.                                                                                                                                                                                                                                                                                                           |
| TDC <sub>1</sub> ,TDC <sub>2</sub>    | Input  | Tip lead DC Sense. A resistor is connected from this pin to the Tip lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                                      |
| TIPD <sub>1</sub> , TIPD <sub>2</sub> | Output | TIP-lead (A) output to two-wire line.                                                                                                                                                                                                                                                                                                                                                           |
| TSCA                                  | Output | Time Slot Control. The Time Slot Control output is open-drain (requiring an external 240 $\Omega$ pull-<br>up resistor to VDDHPI, if used) and is normally inactive (high impedance). In the PCM and SPI<br>mode, TSCA is active (low) when PCM data is transmitted on the DXA pin. This signal is not<br>used in the ZSI mode and may be left floating.                                        |
| VBAT <sub>1</sub> , VBAT <sub>2</sub> | Supply | For BBABS operation: Low Negative Battery Supply, channel 1 and channel 2. Used for off-<br>hook states.<br>For STB operation: Negative Battery Supply, provides power for the high voltage line driver in<br>all states.                                                                                                                                                                       |
| VBAT <sub>3</sub>                     | Supply | For BBABS operation: High Negative Battery Supply. Used for on-hook, on-hook transmission (OHT), and ringing states.<br>For STB operation: Negative Battery Supply, provides power for the high voltage line driver in all states.                                                                                                                                                              |
| VDD1V2                                | Output | Internally generated 1.2 V supply. Connect a 0.1 $\mu F$ ceramic decoupling capacitor between this pin and ground.                                                                                                                                                                                                                                                                              |
| VDDHPI                                | Power  | Digital power supply input for SPI and PCM/ZSI pins. Place a 0.1 $\mu$ F ceramic decoupling capacitor between this pin and ground.                                                                                                                                                                                                                                                              |
| VDDSW                                 | Power  | This supply powers circuitry used with the external switcher, tie directly to DVDD. Place a 0.1 µF ceramic decoupling capacitor between this pin and ground. For any other use or connection to this pin, contact Microsemi Customer Applications.<br>To avoid stressing this pin, ensure that VDDSW is never hard tied to ground at any time, including during power up and power down cycles. |
| VREF                                  | Output | Analog Voltage Reference. The VREF output has an external 10 µF ceramic capacitor connected to ground, filtering noise present on the internal voltage reference.                                                                                                                                                                                                                               |
| ZSI                                   | Input  | ZSI Mode Select. Connect to ground for ZSI mode or to DVDD for PCM and SPI mode.                                                                                                                                                                                                                                                                                                                |
| Exposed Ground<br>Pad (EPAD/GND)      | Power  | Thermal Pad and Circuit Ground. Connect to a ground plane on the printed circuit board for thermal conduction and electrical connection to ground return. This is the only ground connection on the device.                                                                                                                                                                                     |
|                                       |        |                                                                                                                                                                                                                                                                                                                                                                                                 |



# 8.0 Application Information

# 8.1 BBABS Line Interface Circuit

<u>Figure 39</u> shows a typical line interface circuit for the ZL88801 when the switching regulator circuit is configured for buck-boost automatic battery switching. Decoupling, filtering, reference generation components and per channel protection are shown.

The parts list for this circuit is shown in <u>"BBABS Line Interface Circuit Bill of Materials" on page 58</u>. The BBABS switching regulator circuit is detailed in <u>Figure 40</u>. Consult Microsemi for the most recent reference design.



Figure 39 - ZL88801 BBABS Line Interface Circuit



### 8.2 BBABS Line Interface Circuit Bill of Materials

| Qty. | Item                                                                                                                                                                           | Туре                                                     | Value                                                    | Tol.           | Rating                    | Size            | Note   |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|----------------|---------------------------|-----------------|--------|
| 4    | $\begin{array}{c} C_{HL1},C_{HL2},C_{VA1},\\ C_{VD1} \end{array}$                                                                                                              | Ceramic Capacitor                                        | 4.7 μF, X5R                                              | 20%            | 6.3 V                     | 0603            |        |
| 3    | $C_{LFC1},C_{V12},C_{VA2}$                                                                                                                                                     | Ceramic Capacitor                                        | 0.1 µF, X7R                                              | 10%            | 16 V                      | 0402            |        |
| 8    | $\begin{array}{c} C_{RAC1}, C_{RAC2},\\ C_{RD1}, C_{RD2}, C_{TAC1},\\ C_{TAC2}, C_{TD1}, C_{TD2} \end{array}$                                                                  | Ceramic Capacitor                                        | 0.022 µF, X7R                                            | 10%            | 100 V                     | 0603 or<br>0805 | 1.     |
| 1    | C <sub>REF</sub>                                                                                                                                                               | Ceramic Capacitor                                        | 10 µF, X5R                                               | 10%            | 6.3 V                     | 0805            |        |
| 1    | C <sub>VBH1</sub>                                                                                                                                                              | Ceramic Capacitor                                        | 0.01 µF, X7R                                             | 20%            | <b>2</b> 50 V             | 0805            |        |
| 1    | C <sub>VBL1</sub>                                                                                                                                                              | Ceramic Capacitor                                        | 0.01 µF, X7R                                             | 10%            | 50 V                      | <b>0</b> 603    |        |
| 2    | C <sub>VD2</sub> , C <sub>VHP</sub>                                                                                                                                            | Ceramic Capacitor                                        | 0.01 µF, X7R                                             | 10%            | 16 V                      | 0402            |        |
| 1    | C <sub>VP</sub>                                                                                                                                                                | Ceramic Capacitor                                        | 0.1 µF, X7R                                              | 10%            | 100 V                     | 0805            | 1.     |
| 1    | C <sub>VSW</sub>                                                                                                                                                               | Ceramic Capacitor                                        | 0.047 µF, X7R                                            | 10%            | 16 V                      | 0402            |        |
| 2    | P <sub>TC1</sub> , P <sub>TC2</sub>                                                                                                                                            | Dual Matched PTC<br>Thermistors                          | 7 Ω, 0.13 A Hold                                         | 20%            | 250 V <sub>RMS</sub> / 3A |                 | 2., 3. |
| 1    | R <sub>AV1</sub>                                                                                                                                                               | Resistor                                                 | 1.0 Ω                                                    | 5%             | 1/10 W                    | 0603            |        |
| 1    | R <sub>RAC1</sub> ,R <sub>RAC2</sub> ,<br>R <sub>TAC1</sub> , R <sub>TAC2</sub>                                                                                                | Resistor                                                 | 10 ΚΩ                                                    | 1%             | 150 V                     | 0805            |        |
| 8    | R <sub>RDCA1</sub> , R <sub>RDCA2</sub> ,<br>R <sub>RDCB1</sub> , R <sub>RDCB2</sub> ,<br>R <sub>TDCA1</sub> , R <sub>TDCA2</sub> ,<br>R <sub>TDCB1</sub> , R <sub>TDCB2</sub> | Resistor                                                 | 499 ΚΩ                                                   | 1%             | 200 V                     | 1206            |        |
| 1    | R <sub>REF</sub>                                                                                                                                                               | High-Precision Thin Film<br>Resistor                     | 75.0 ΚΩ                                                  | 0.5%,<br>25ppm | 1/16 W                    | 0402            | 4.     |
| 1    | R <sub>SE1</sub>                                                                                                                                                               | Resistor                                                 | 1.0 ΜΩ                                                   | 1%             | 50 V                      | 0402            | 5.     |
| 1    | R <sub>T1</sub> , R <sub>T2</sub>                                                                                                                                              | Resistor                                                 | 47.5 ΚΩ                                                  | 1%             | 1/16 W                    | 0402            |        |
| 1    | R <sub>VS2</sub>                                                                                                                                                               | Resistor                                                 | 1.00 MΩ                                                  | 1%             | 150 V                     | 0805            |        |
| 1    | U <sub>1</sub>                                                                                                                                                                 | IC, Dual Channel Shared<br>Battery Wideband<br>VoicePort | Microsemi ZL88801                                        |                | -100 V/-120 V             | QFN-64          |        |
| 1    | U <sub>2</sub>                                                                                                                                                                 | IC, Programmable Dual<br>Channel SLIC Protector          | Bourns TISP61089Q or<br>TISP6NTP2C, STMicro<br>LCDP1521S |                | -150 V/30 A               | SOIC-8          | 2.     |

#### Notes:

- 1. For designs with ≥ 70 V<sub>PK</sub> maximum ringing, the rating of these capacitors should be increased to 200 V or 250 V.
- Protection components depend on the target application. The components on the BOM are believed to be suitable for ITU-T Recommendation K.21 (Basic Level) and Telcordia GR-1089-CORE Intra-Building compliance. Please check with Microsemi CMPG Customer Applications for component selection for other safety or EMC standards.
- 3. Recommended dual PTCs include Bourns CMF-SDP07 or MF-SD013/250.
- 4. The tolerance and stability of this resistor are critical as they affect calibration and measurement accuracy. Microsemi recommends using resistors with 0.5% tolerance and 25 ppm/°C temperature coefficient for most applications. Examples include Susumu RR0510P-753-D, Panasonic ERA-2AED753X, and Yageo RT0402DRD0775KL. For high-performance applications, 0.1% 25 ppm/°C resistors such as Panasonic ERA-2AEB753X or Yageo RT0402BRD0775KL are recommended.
- 5. Populate only to sense the voltages shown on the schematic. Always make sure that these resistors are selected so that their maximum working DC voltage rating is more than the desired sensed voltage.



# 8.3 BBABS Switching Regulator Circuit

The BBABS switching regulator circuit uses an inverting buck-boost inductor based architecture with voltage doubler that regulates off of the low battery supply. Consult Microsemi for the most recent reference design.



Figure 40 - BBABS Switching Regulator Circuit

# 8.4 BBABS Switching Regulator Circuit Bill of Materials

| Qty. | ltem                                                                             | Туре                   | Value                                                               | Tol. | Rating       | Size   | Notes              |
|------|----------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------|------|--------------|--------|--------------------|
| 1    | C <sub>CMP1</sub>                                                                | Ceramic Capacitor      | 0.0022 μF, X7R                                                      | 10%  | 16 V         | 0402   |                    |
| 1    | C <sub>CS1</sub>                                                                 | Ceramic Capacitor      | 220 pF, X7R                                                         | 10%  | 25 V         | 0402   |                    |
| 2    | C <sub>FH1</sub> , C <sub>FL1</sub>                                              | Electrolytic Capacitor | 22 µF                                                               | 20%  | 63 V         |        |                    |
| 2    | C <sub>FH2</sub> , C <sub>PF4</sub>                                              | Ceramic Capacitor      | 0.1 µF, X7R                                                         | 10%  | 100 V        | 0805   |                    |
| 2    | C <sub>FL2</sub> , C <sub>PF3</sub>                                              | Ceramic Capacitor      | 0.1 µF, X7R                                                         | 10%  | 50 V         | 0603   |                    |
| 1    | C <sub>P1</sub>                                                                  | Ceramic Capacitor      | 0.22 µF, X7R                                                        | 10%  | 100 V        | 0805   |                    |
| 1    | C <sub>PF1</sub>                                                                 | Electrolytic Capacitor | 2.2 µF                                                              | 20%  | 50 V         |        |                    |
| 1    | C <sub>PF2</sub>                                                                 | Electrolytic Capacitor | 1.0 µF                                                              | 20%  | 100 V        |        |                    |
| 1    | C <sub>S1</sub>                                                                  | Ceramic Capacitor      | 0.1 µF, X7R                                                         | 10%  | 25 V         | 0603   |                    |
| 1    | C <sub>SW1</sub>                                                                 | Electrolytic Capacitor | 220 µF, Low ESR                                                     | 20%  | 25 V         |        |                    |
| 1    | D <sub>SW1</sub>                                                                 | Ultrafast Diode        | ES1B                                                                |      | 100 V, 1.0 A |        |                    |
| 1    | D <sub>SW2</sub>                                                                 | Dual Diode             | BAV23S                                                              |      | 200 V, 0.2 A | SOT23  | 1.                 |
| 1    | L1                                                                               | Power Inductor         | 47 μΗ                                                               | 20%  | 1.5 A        |        |                    |
| 1    | Q <sub>1</sub>                                                                   | Transistor             | PNP, Low Vce, <i>ZXTP2013G</i><br><i>Diodes Inc.® or equivalent</i> |      | 100 V        | SOT223 |                    |
| 1    | Q <sub>2</sub>                                                                   | Transistor             | NPN, MMBT3904 Diodes<br>Inc.® or equivalent                         |      |              | SOT23  |                    |
| 1    | R <sub>B1</sub>                                                                  | Resistor               | 1 ΚΩ                                                                | 5%   | 1/16 W       | 0402   |                    |
| 2    | R <sub>C1</sub> , R <sub>E1</sub>                                                | Resistor               | 75 Ω                                                                | 5%   | 1/10 W       | 0603   |                    |
| 1    | R <sub>CMP1</sub>                                                                | Resistor               | 1.0 ΜΩ                                                              | 1%   | 1/16 W       | 0402   |                    |
| 1    | R <sub>CS1</sub>                                                                 | Resistor               | 3.01 ΚΩ                                                             | 1%   | 1/16 W       | 0402   |                    |
| 2    | R <sub>DS1</sub> , R <sub>PF2</sub>                                              | Resistor               | 10 Ω                                                                | 5%   | 1/4 W        | 1206   |                    |
| 2    | R <sub>DS2</sub> , R <sub>PF1</sub>                                              | Resistor               | 5.1 Ω                                                               | 5%   | 1/4 W        | 1206   |                    |
| 4    | R <sub>LIM1</sub> , R <sub>LIM2</sub> ,<br>R <sub>LIM3</sub> , R <sub>LIM4</sub> | Resistor               | 1.0 Ω                                                               | 5%   | 1/16 W       | 0402   |                    |
| 1    | R <sub>P1</sub>                                                                  | Resistor               | 10 ΚΩ                                                               | 5%   | 1/16 W       | 0402   |                    |
| 1    | R <sub>S1</sub>                                                                  | Resistor               | 0 Ω                                                                 | 5%   | 1/16 W       | 0402   |                    |
| 1    | R <sub>TH1</sub>                                                                 | Resistor               | 1 ΚΩ                                                                | 1%   | 1/16 W       | 0402   |                    |
| 1    | R <sub>VBL1</sub>                                                                | Resistor               | 51 ΚΩ                                                               | 5%   | 1/10 W       | 0603   | Do not<br>populate |
| 1    | R <sub>VS1</sub>                                                                 | Resistor               | 1.0 MΩ                                                              | 1%   | 1/8 W        | 0805   |                    |

Notes:

1. Repetitive peak forward surge current rating of 600 mA.

# 8.5 STB Line Interface Circuit

<u>Figure 41</u> shows a typical line interface circuit for the ZL88801 with shared protection. The device is configured for operation in the PCM and SPI mode. Decoupling, filtering, and reference generation components are shown. The switching regulator circuit is detailed in <u>Figure 42</u>. Consult Microsemi for the most recent reference design.



Figure 41 - ZL88801 STB Line Interface Circuit



# 8.6 STB Line Interface Circuit Bill of Materials

| Qty. | ltem                                                                                                            | Туре                                                     | Value                            | Tol. | Rating                    | Size            | Notes |
|------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------|------|---------------------------|-----------------|-------|
| 6    | $\begin{array}{c} C_{HL1}, C_{HL2}, \\ C_{LFC1}, C_{LFC2}, \\ C_{V1}, C_{V2} \end{array}$                       | Ceramic Capacitor                                        | 4.7 μF, X5R                      | 20%  | 6.3 V                     | 0603            |       |
| 8    | $\begin{array}{c} C_{RAC1}, C_{RAC2},\\ C_{RD1}, C_{RD2},\\ C_{TAC1}, C_{TAC2},\\ C_{TD1}, C_{TD2} \end{array}$ | Ceramic Capacitor                                        | 0.022 µF, X7R                    | 10%  | 100 V                     | 0603 or<br>0805 |       |
| 1    | C <sub>REF</sub>                                                                                                | Ceramic Capacitor                                        | 10 µF, X5R                       | 10%  | 6.3 V                     | 0805            |       |
| 3    | $\begin{array}{c} C_{V1V2},C_{VA1},\\ C_{VA2} \end{array}$                                                      | Ceramic Capacitor                                        | 0.1 µF, X7R                      | 10%  | 10 V                      | 0402            |       |
| 2    | C <sub>VD1</sub> , C <sub>VHP</sub>                                                                             | Ceramic Capacitor                                        | 0.01 µF, X7R                     | 10%  | 16 V                      | 0402            |       |
| 2    | PTC <sub>1</sub> , PTC <sub>2</sub>                                                                             | Dual PTC Thermistors                                     | 25 Ω, 0.13 A Hold                | 20%  | 250 V <sub>RMS</sub> / 3A |                 | 1.    |
| 4    | R <sub>RAC1</sub> , R <sub>RAC2</sub> ,<br>R <sub>TAC1</sub> , R <sub>TAC2</sub>                                | Resistor                                                 | 10 ΚΩ                            | 1%   | 150 V                     | 0603            |       |
| 4    | R <sub>RDC1</sub> , R <sub>RDC2</sub> ,<br>R <sub>TDC1</sub> , R <sub>TDC2</sub>                                | Resistor                                                 | 1.0 ΜΩ                           | 1%   | 200 V                     | 1206            |       |
| 1    | R <sub>REF</sub>                                                                                                | Resistor                                                 | 75.0 ΚΩ                          | 0.5% | 1/16 W                    | 0402            |       |
| 4    | R <sub>RF1</sub> , R <sub>RF2</sub> ,<br>R <sub>TF1</sub> , R <sub>TF2</sub>                                    | Resistor                                                 | 20 Ω                             | 1%   | 1/4 W                     | 1206            |       |
| 1    | R <sub>SE1</sub>                                                                                                | Resistor                                                 | 1.0 ΜΩ                           | 1%   | 1/10 W                    | 0603            | 2.    |
| 1    | R <sub>SE2</sub>                                                                                                | Resistor                                                 | 1.0 ΜΩ                           | 1%   | 1/8 W                     | 0805            | 2.    |
| 2    | R <sub>T1</sub> , R <sub>T2</sub>                                                                               | Resistor                                                 | 47.5 ΚΩ                          | 1%   | 1/16 W                    | 0402            |       |
| 1    | R <sub>V1</sub>                                                                                                 | Resistor                                                 | 1 Ω                              | 5%   | 1/16 W                    | 0402            |       |
| 1    | U <sub>1</sub>                                                                                                  | IC, Dual Channel Shared<br>Battery Wideband<br>VoicePort | Microsemi ZL88801                |      |                           | QFN-64          |       |
| 1    | U <sub>2</sub>                                                                                                  | Bidirectional Thyristor<br>Overvoltage Protector         | Bourns® TISP4115M3 or equivalent |      |                           | DO-<br>214AC    | 1.    |
| 2    | U <sub>3</sub> , U <sub>4</sub>                                                                                 | Fast Recovery Bridge<br>Rectifier                        | Vishay® RMB2S or equivalent      |      |                           | TO-<br>269AA    | 1.    |

Notes:

1. Protection components depend on the target application.

2. Populate only to sense the voltages shown on the schematic. Always make sure that these resistors are selected so that their maximum working DC voltage rating is more than the desired sensed voltage.



# 8.7 STB Switching Regulator Circuit

The STB switching regulator circuit uses an inverting buck-boost architecture that automatically produces the negative supply voltage (VBAT) that powers both channels. VBAT is dynamically determined by the channel that requires the most negative voltage. Consult Microsemi for the most recent reference design.



Figure 42 - STB Switching Regulator Circuit

# 8.8 STB Switching Regulator Circuit Bill of Materials

| Qty. | ltem                                                                             | Туре                   | Value                                | Tol. | Rating       | Size   | Notes    |
|------|----------------------------------------------------------------------------------|------------------------|--------------------------------------|------|--------------|--------|----------|
| 2    | C <sub>CMP1</sub> , C <sub>CMP2</sub>                                            | Ceramic Capacitor      | 0.0022 µF, X7R or COG                | 10%  | 16 V         | 0402   |          |
| 2    | $C_{CS1}, C_{CS2}$                                                               | Ceramic Capacitor      | 100 pF, X7R or COG                   | 10%  | 16 V         | 0402   |          |
| 1    | C <sub>FL1</sub>                                                                 | Electrolytic Capacitor | 4.7 μF, Low ESR                      | 20%  | 100 V        |        |          |
| 3    | $C_{FL2}, C_{PF3}, C_{PF4}$                                                      | Ceramic Capacitor      | 0.1 µF, X7R                          | 10%  | 100 V        | 0805   |          |
| 2    | $C_{PF1}, C_{PF2}$                                                               | Electrolytic Capacitor | 1.0 µF                               | 20%  | 100 V        |        |          |
| 2    | C <sub>S1</sub> , C <sub>S2</sub>                                                | Ceramic Capacitor      | 0.047 µF, X7R                        | 10%  | 25 V         | 0603   |          |
| 1    | C <sub>SW1</sub>                                                                 | Ceramic Capacitor      | 10 µF, X5R                           | 20%  | 25 V         | 1206   |          |
| 1    | D <sub>S1</sub>                                                                  | Schottky Diodes        | BAT54CTA                             |      | 30 V, 0.2 A  | SOT23  | Optional |
| 1    | D <sub>SW</sub>                                                                  | Ultrafast Diode        | ES1C                                 |      | 150 V, 1.0 A |        |          |
| 1    | L1                                                                               | Power Inductor         | 33 µH                                | 20%  | 2.9 A        |        |          |
| 2    | Q <sub>1</sub> , Q <sub>2</sub>                                                  | Transistor             | MMBT3904 Diodes Inc.® or equivalent  |      | 40 V, 0.2 A  | SOT23  |          |
| 1    | Q <sub>3</sub>                                                                   | Transistor             | ZXTP2014G Diodes Inc.® or equivalent |      | 140 V, 4.0 A | SOT223 |          |
| 1    | R <sub>B1</sub>                                                                  | Resistor               | 1 ΚΩ                                 | 5%   | 1/16 W       | 0402   |          |
| 1    | R <sub>C1</sub>                                                                  | Resistor               | 75 Ω                                 | 5%   | 1/8 W        | 0805   |          |
| 2    | R <sub>CMP1</sub> , R <sub>CMP2</sub>                                            | Resistor               | 1.0 ΜΩ                               | 1%   | 1/16 W       | 0402   |          |
| 1    | R <sub>CS1</sub>                                                                 | Resistor               | 5.11 ΚΩ                              | 1%   | 1/16 W       | 0402   |          |
| 2    | R <sub>E1</sub> , R <sub>E2</sub>                                                | Resistor               | 33 Ω                                 | 5%   | 1/10 W       | 0603   |          |
| 4    | R <sub>LIM1</sub> , R <sub>LIM2</sub> ,<br>R <sub>LIM3</sub> , R <sub>LIM4</sub> | Resistor               | 1Ω                                   | 5%   | 1/10 W       | 0603   |          |
| 2    | R <sub>P1</sub> , R <sub>P2</sub>                                                | Resistor               | 10 ΚΩ                                | 5%   | 1/16 W       | 0402   |          |
| 2    | R <sub>PF1</sub> , R <sub>PF2</sub>                                              | Resistor               | 47 Ω                                 | 5%   | 1/4 W        | 1206   |          |
| 1    | R <sub>PF3</sub>                                                                 | Resistor               | 10 Ω                                 | 5%   | 1/4 W        | 1206   |          |
| 2    | R <sub>S1</sub> , R <sub>S2</sub>                                                | Resistor               | 5.1 Ω                                | 5%   | 1/16 W       | 0402   |          |
| 1    | R <sub>TH1</sub>                                                                 | Resistor               | 750 Ω                                | 1%   | 1/16 W       | 0402   |          |
| 2    | R <sub>VS1</sub> , R <sub>VS2</sub>                                              | Resistor               | 1.0 MΩ                               | 1%   | 1/8 W        | 0805   |          |



# 9.0 Programming the ZL88801

The ZL88801 device is programmed through the *VoicePath Application Program Interface II (VP-API-II)*. This API hides the complexity of the device and its internal registers and provides a much simpler interface to the software engineer. The *VoicePath Software Development Kit (SDK)* accelerates the development cycle and reduces the development time. It also allows the user to build on proven software that is currently used to control over 100 million subscriber lines worldwide.

# 9.1 Programmable Features

The features directly supported by *VP-API-II* are dependent upon the underlying device capabilities. The following features are supported by the *VP-API-II* for the ZL88801:

- AC and DC coefficient programming
- Ringing parameter (amplitude, frequency, bias, type) and power management
- Tone generation (frequency, amplitude, and modulation)
- Programmable tone and ringing cadence
- Universal Caller ID generation (Types 1 and 2) with FSK and DTMF signaling
- Loop start signaling, including dial pulse detection
- Ground start signaling
- Seamless integration of the Microsemi VeriVoice Professional Test Suite Software for Telcordia<sup>®</sup> GR-909-CORE metallic loop testing
- Four modes of interrupt support

# 9.2 VoicePath SDK Overview

The *VoicePath Software Development Kit* (*SDK*) is a software package provided to simplify development using Microsemi voice products. It consists of:

- VoicePath API-II or VoicePath API-II Lite C source libraries to abstract the Microsemi ZL880, VE790, VE880, and VE890 devices from the application code. The VP-API-II contains the full software and requires a Software License Agreement (SLA). The VP-API-II Lite is a subset of the full VP-API-II and allows for basic functionality for initialization and state / event handling. It does not include tone or ringing cadencing or Caller ID generation. The VP-API-II Lite does not require an SLA and is suitable for use in open-source applications. This data sheet and associated feature descriptions and specifications require VP-API-II version 2.20.1 or later be used.
- 2. VoicePath Profile Wizard A Windows GUI application that aids in the organization and creation of Profiles used in the VP-API-II into a single project file.
- 3. Example Hardware Abstraction Layer (HAL) and System Services functions required by VP-API-II.
- 4. Example applications using *VP-API-II* functions. Provided to help the programmer verify correct implementation of the HAL, System Services, and *VP-API-II* function use.
- 5. Microsemi *Telephony Applications Platform (ZTAP)* This optional hardware platform is used to demonstrate the capabilities of devices or chip sets in the *ZL880*, *VE880* and *VE890* families.
- 6. ZTAP Support Package This software package contains system files for the ZTAP board and Microsoft Windows USB drivers for communicating with it.
- Microsemi Voice Toolkit A collection of menu-driven applications to be used in conjunction with the ZTAP for demonstration and testing. It includes VP-Script, a TCL/TK-based scripting environment, and Mini-PBX, a call control and routing application.



# 9.3 VoicePath API-II Software Overview

## 9.3.1 Introduction

The Microsemi VoicePath Application Programming Interface II (VP-API-II) is a C source code module that provides a standard software interface for controlling, testing, and passing digitized voice through a set of subscriber lines using the Microsemi family of voice termination devices. This section describes a few of the device and line control capabilities using the VP-API-II interface. For a complete list, refer to ZL880 VP-API-II Reference Guide. VP-API-II uses the layered architecture shown below. The portion of the diagram in white is Microsemi-provided code, while the gray portions are customer-provided.



Figure 43 - VP-API-II Software Architecture

# 9.3.2 Customer Application

This block represents the user's line management module that performs tasks such as initializing the system, configuring lines, changing the line states in response to line events and other inputs, switching digitized voice traffic, etc. Microsemi provides example implementations of this layer as part of the *VoicePath SDK*.

# 9.3.3 VoicePath API-II

The *VoicePath API-II* is the core component of the Microsemi *VoicePath SDK*. This software module runs on the host microprocessor that controls one or more Microsemi voice telephony devices. This code is provided by Microsemi and should not require modification by the application developer.

# 9.3.4 Hardware Abstraction Layer

The Hardware Abstraction Layer (HAL) provides access to Microsemi voice telephony devices through the SPI or the multiplexed ZSI interfaces, depending on the selected device and mode. The HAL software is platformdependent and must be implemented by the *VP-API-II* user. Microsemi provides example HAL source code with the *VoicePath SDK*.



# 9.3.5 System Services Layer

The System Services layer provides critical section, timing and interrupt control functions. These functions are system-dependent and must be implemented specifically for each platform on which the *VP-API-II* is used. Microsemi provides example System Services code for use with the Microsemi *ZTAP*. The following functions are included in the System Services layer.

| Function Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| VpSysEnterCritical()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A semaphore operation to provide protected access to device or shared memory. Required only in multi-threaded architectures. |  |  |
| VpSysExitCritical()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A semaphore operation to release protected access to device or shared memory. Required only in multi-threaded architectures. |  |  |
| VpSysWait()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Delay operator used to suspend program/thread execution. Delay parameter passed in 125 $\mu s$ steps.                        |  |  |
| VpSysDebugPrintf()                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Print mechanism used by VP-API-II debug features.                                                                            |  |  |
| VpSysTestInt()         Interrupt function for Efficient Poll Mode. Required for backward compatibility with the second secon |                                                                                                                              |  |  |

Table 8 - VP-API-II Functions for System Services

# 9.4 System Configuration Functions

Two main functions in VP-API-II are required in all applications are listed below:

| Function Name        | Description                                                                                                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| VpMakeDeviceObject() | Configures a specific device (chip select) to a device context. Provides <i>VP-API-II</i> with device specific type ( <i>deviceType</i> ). |
| VpMakeLineObject()   | Configures a specific line (channel) to a line and device context. Provides <i>VP-API-II</i> with line specific type ( <i>termType</i> ).  |

# Table 9 - VP-API-II Functions for System Configuration

When using the ZL88801 device, the following settings must be used:

- The value for *deviceType* in VpMakeDeviceObject() must be: VP\_DEV\_887\_SERIES
- The value for *termType* in VpMakeLineObject() must be:
  - VP\_TERM\_FXS\_GENERIC when *channelId* = 0 and Normal Standby operation is desired
  - VP\_TERM\_FXS\_LOW\_PWR when *channel1d* = 0 and Low Power Standby operation is desired.

Please refer to ZL880 VP-API-II Reference Guide for additional details.

# 9.5 Initialization

The *VP-API-II* functions that perform initialization are listed below. Please refer to <u>10.0, "VP-API-II Profiles" on page</u> <u>71</u> for the use of these functions with each associated *Profile*.

| Function Name  | Description                                                                                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------|
| VpInitDevice() | Resets and initializes device with parameters defined in the specified Profiles.                                         |
| VpInitLine()   | Resets and initializes line with parameters defined in the specified Profiles.                                           |
| VpInitRing()   | User function to provide Ringing Cadence. Also allows use selection of <i>Caller ID Profile</i> associated with ringing. |



### 9.6 Line State Control

The Signaling Control blocks process the Line State information to perform related control functions such as DC feed, ringing generation, and line test for each channel.

Fifteen system states are possible for the operation of the FXS channel on the ZL88801: VP\_LINE\_DISABLED, VP\_LINE\_DISCONNECT, VP\_LINE\_STANDBY, VP\_LINE\_TIP\_OPEN, VP\_LINE\_OHT, VP\_LINE\_ACTIVE, VP\_LINE\_TALK, VP\_LINE\_RINGING, VP\_LINE\_HOWLER, and corresponding reverse polarity of each state.

| Function Name    | Description                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------|
| VpSetLineState() | Sets line to state specified. After VpInitDevice() or VpInitLine(), the default line state is VP_LINE_DISCONNECT. |

#### Table 10 - VP-API-II Functions for Line State Control

#### 9.6.1 VP\_LINE\_DISABLED

VP\_LINE\_DISABLED is the power up and hardware reset state of the device. The System State register is in *Shutdown*, the voice channel is deactivated and the switching regulator is off. No transmission or signaling is possible. This state can also be entered due to certain fault conditions such as battery overvoltage or clock fault.

# 9.6.2 VP\_LINE\_DISCONNECT

In the VP\_LINE\_DISCONNECT state, the SLIC block outputs are shut off providing a high impedance to the line. This state can be used for denial of service. The switching regulator is active and outputs the programmed SWFV floor voltage. The voice channel is normally deactivated, but can be activated and used with the converter configuration command to monitor the voltages on Tip or Ring for line diagnostics.

# 9.6.3 VP\_LINE\_STANDBY

The VP\_LINE\_STANDBY state is used when On-Hook. This state behaves differently based on the FXS line termination type selected according to <u>"System Configuration Functions" on page 67</u>.

If the termination type VP\_TERM\_FXS\_GENERIC is selected, the DC feed is active, and hook supervision functions are enabled. The loop feed polarity is controlled by the *VP-API-II*. The high voltage switching regulator only generates the voltage needed to support the DC line voltage defined by the DC feed curve shown in Figure 16, <u>"Active State I / V Characteristic" on page 23</u>. The DC feed drives Tip and Ring to the programmed VOC. Voice transmission is disabled to save power.

If the termination type VP\_TERM\_FXS\_LOW\_PWR is selected, a special *Low Power Idle Mode (LPIM)* state is supported to reduce on-hook power consumption to about 45 mW per channel, while still being able to detect off-hook transitions. In this mode, the DC feed is not active and a voltage is presented to the Ring lead. The line voltage is monitored so that any transitions to off-hook state can be detected. Voice transmission is disabled in this state.

# 9.6.4 VP\_LINE\_OHT

In the VP\_LINE\_OHT states, the DC feed is activated and voice transmission is enabled. VP\_LINE\_OHT allows the transmission of Caller ID information. Hook supervision functions are operating. The switching regulator only generates the negative high voltage needed to support the DC line voltage defined by the DC feed curve. In this way, power consumption is minimized.



# 9.6.5 VP\_LINE\_ACTIVE, VP\_LINE\_TALK

Microsemi

In the VP\_LINE\_ACTIVE and VP\_LINE\_TALK states, the DC feed is activated. The PCM highway is enabled in VP\_LINE\_TALK and disabled in VP\_LINE\_ACTIVE. Both states allow the transmission of Caller ID information for Type 2 Caller ID. Hook supervision functions are operating. The switching regulator only generates the negative high voltage needed to support the DC line voltage defined by the DC feed curve. In this way, power consumption is minimized.

# 9.6.6 VP\_LINE\_TIP\_OPEN

In the VP\_LINE\_TIP\_OPEN state, the device provides a high impedance on the Tip lead and drives the Ring lead to the programmed VOC voltage. The loop supervision detector monitors the ground key current. When this current is larger than the programmed threshold, the *VP-API-II* reports a ground start event. This state can also be used to determine Ring to ground leakage and Ring to ground capacitance in combination with the appropriate converter configuration.

# 9.6.7 VP\_LINE\_RINGING

In the VP\_LINE\_RINGING state, the voice DAC is used to apply the ringing signal generated from Signal Generator A and the Bias generator to the SLIC block. Internal feedback maintains a low (200 Ω) system output impedance during ringing. The current limit is increased in the *Ringing* state and is programmable via the parameter, ILR. In order to minimize line transients, entry and exit from the VP\_LINE\_RINGING states are intelligently managed by the ZL88801. When ringing is requested by the user, the corresponding signal generators are started but not applied to the subscriber line until the ringing voltage is equal to the on-hook Tip-Ring voltage. This algorithm, known as *Ring Entry*, assures that there is a smooth line transition when entering the VP\_LINE\_RINGING state. *Ring Entry* is guaranteed to occur within one period of the programmed ringing frequency. *Ring Exit is* an analogous procedure whereby the ringing signal is not immediately removed from the line after a ring trip or new state request. The ringing signal will persist until its voltage is equal to the required line voltage. Ring Entry and Ring Exit are configured using the VP\_API-II option VP OPTION ID RING CNTRL.

While in the VP\_LINE\_RINGING state, the integrated switching regulator may be programmed to behave in one of two ways: tracking or fixed. Note that these three topologies require different external switching power supply components. See <u>"Device Profile" on page 74</u> and <u>"Ringing Profile" on page 77</u> for information on setting the switcher topology.

# 9.6.8 VP\_LINE\_HOWLER

In the VP\_LINE\_HOWLER state, the transmit (A to D) voice path and impedance generation are disabled. Gain is increased by 11.5 dB compared to a 0 dBr D/A setting.

# 9.7 Line Status Monitoring

| Description                                                                                                                                                                                    |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Typically used to implement event driven method to monitor line status. Provides event queue such that a single event reported for each instance function is called (when an event is active). |  |  |
| Typically used to implement polling method to monitor line status.                                                                                                                             |  |  |
| • VP_INPUT_HOOK Hook Status timing per Dial Pulse Detection.                                                                                                                                   |  |  |
| • VP_INPUT_RAW_HOOK Real time hook status. Changes during Dial Pulse                                                                                                                           |  |  |
| • VP_INPUT_GKEY Real time ground key status.                                                                                                                                                   |  |  |
|                                                                                                                                                                                                |  |  |

Line status is monitored by the VP-API-II using the functions listed in Table 11.

#### Table 11 - VP-API-II Functions for Line Status Monitoring



# 9.8 Input / Output Control

The ZL88801 device features four general purpose I/O pins that can be configured by the user as inputs, outputs, or relay drivers. All I/O pins are configured and accessed through the *VP-API-II* using the functions listed in <u>Table 12</u>

| Function Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                    | $\label{eq:vp_device_option_id_device_io} \begin{array}{l} \mbox{Vp_device_option_id_device_io} & \mbox{Vp_device_option_id_device_io} & \mbox{voltage sense pin. Parameter directionPins_31_0 used to set pin as input, output (1). Bit in directionPins_31_0 corresponding to I/O is (I/O1_1 = 0x1, I/O1_2 = 0x2, I/O2_1 = 0x4, and IO2_2 = 0x8). Other bits in directionPins_31_0 are ignored. \end{array}$ |  |  |  |
| VpSetOption()      | Configuring output type done by setting corresponding bit location in outputTypePins_31_0 with VP_OUTPUT_DRIVEN_PIN (driven).                                                                                                                                                                                                                                                                                  |  |  |  |
|                    | Note that when writing a '1' to a driven pin results in voltage being present on the corresponding I/O pin.                                                                                                                                                                                                                                                                                                    |  |  |  |
| VpGetOption()      | VP_DEVICE_OPTION_ID_DEVICE_IO - Retrieves current I/O pin configuration. When calling VpGetOption(), an event (Response Category, Event ID VP_LINE_EVID_RD_OPTION) is generated and must be processed by the host application. Host application then calls VpGetResults() with pointer to structure of type VpOptionDeviceIoType that is filled in by VP-API-II with current I/O configuration data.           |  |  |  |
|                    | Parameter $accessMask_31_0$ provides bit field access to the I/O pins as (I/O1 <sub>1</sub> = 0x1, I/O1 <sub>2</sub> = 0x2, I/O2 <sub>1</sub> = 0x4, and IO2 <sub>2</sub> = 0x8). Access is by 'OR' combination, so $accessMask_31_0$ = 0x0F provides access to all lines simultaneously.                                                                                                                      |  |  |  |
| VpDeviceIoAccess() | The accessType parameter indicates read (VP_DEVICE_IO_READ) or write (VP_DEVICE_IO_WRITE) operation.                                                                                                                                                                                                                                                                                                           |  |  |  |
| vpbeviceioAccess() | For write operation, deviceIOData_31_0 is used to set lines to '0' or '1'. Bit mask is same as accessMask_31_0 (I/O1 <sub>1</sub> is set to value in <i>deviceIOData_31_0</i> location 0x1, I/O1 <sub>2</sub> in deviceIOData 31 0 location 0x2, and so on).                                                                                                                                                   |  |  |  |
|                    | All other parameters (accessMask_63_32 and deviceIOData_63_32) are ignored for the ZL88801)                                                                                                                                                                                                                                                                                                                    |  |  |  |

Table 12 - VP-API-II Functions for Configuring and Accessing I/O Lines



# 10.0 VP-API-II Profiles

*Profiles* are structures that contain design data to meet specific system requirements. Many *VP-API-II* functions take *Profiles* as one or more arguments. There are several types of *Profiles*. Each defines a different set of parameters for a service aspect of the device. <u>Table 13</u> provides a summary of all the *Profiles* that are used by the *VP-API-II* with the ZL88801 device. *Profiles* are created using *VP Profile Wizard*.

| Profile Name    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device          | The <i>Device Profile</i> provides default start-up values for device-specific configuration options that are normally set at initialization and never changed. These options include the Pulse Code Modulation (PCM) bus clock frequency and configuration information, interrupt mode, voltage monitoring mode, dial pulse correction, device mode register, and switching regulator configuration. The <i>ZL880 Device Profile</i> is not compatible with the version used in the <i>VE880</i> due to the added features. |
| AC FXS          | Used for programming the transmission characteristics of the system, the AC FXS Profile holds the programmable gain and filter coefficient data. Over 70 country-specific AC FXS Profiles are provided and the user can select the one or ones that are required for his or her application. The ZL880 AC FXS Profile is compatible with the VE880 AC Profile.                                                                                                                                                               |
| DC              | The <i>DC Profile</i> holds the DC feed and loop supervision parameters. The <i>ZL880 DC Profile</i> is not compatible with the <i>VE880 DC Profile</i> due to the added features.                                                                                                                                                                                                                                                                                                                                           |
| Ringing         | The <i>Ringing Profile</i> contains the necessary commands and data to set up the ring generator of an FXS channel. Different <i>Profiles</i> can be used to vary the ringing characteristics of a line. Options available in the <i>Ringing Profile</i> include ringing waveform, frequency, amplitude, DC offset, ring trip method, maximum peak power, and ring cadence control. The <i>ZL880 Ringing Profile</i> is not compatible with the <i>VE880 Ringing Profile</i> due to the added features.                      |
| Tone            | The <i>Tone Profile</i> defines the various call progress tones that might be used in the FXS channel. The tones include dial tone, busy, ring-back, re-order, and howler. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                                                                                                                                                 |
| Ringing Cadence | The <i>Ringing Cadence Profile</i> defines the cadence that is associated with ringing. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                                                                                                                                                                                                                                    |
| Tone Cadence    | The <i>Tone Cadence Profile</i> defines the various call progress cadences that might be used in a system. The cadences include stutter dial, busy, ring-back, and reorder. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                                                                                                                                                |
| Caller ID       | The <i>Caller ID Profile</i> defines the on- and off-hook signal generation for services such as Caller ID and message waiting indication. This <i>Profile</i> abstracts the physical and data link layers of the protocol. FSK and DTMF signaling are supported. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                                                          |
| Metering        | The <i>Metering Profile</i> sets the frequency (12- or 16-kHz), transition type, peak current, and echo voltage limits. This <i>Profile</i> is not compatible with the one used with the <i>VE880</i> family due to added parameters.                                                                                                                                                                                                                                                                                        |

Table 13 - VP-API-II Profile Types



# **10.1** Profile Wizard Project Definition

The *Profile Wizard* application allows the user to define the requirements of the telephone line characteristics, switching and signaling with an intuitive user interface. After selecting the requirements, the user can generate the corresponding *Profiles* (.c and .h files) which the *VP-API-II* software uses to initialize and control the ZL88801 device. Microsemi provides many example *Profiles* based on known country or standard requirements.

After launching *Profile Wizard*, it presents the user with the option of creating a new project based on a Microsemi telephony device family or evaluation board or to open an existing project.

Figure 44 shows a typical screen shot for getting started and creating a new project.

| reate New Project |             |
|-------------------|-------------|
| Reference Design  |             |
| ZLR88821L_SM2     |             |
| 🔘 Custom Design   |             |
| ОК                | Cancel Halp |

Figure 44 - Profile Wizard Screen - Creating a New Project

🏷 Microsemi.

# 10.2 Profile Wizard Main Menu

Figure 45 shows a screen shot of the main menu of *Profile Wizard* with a sample ZL88801 project loaded.

| > Microsemi | Design for ZLR88821L SM2      | Line Module Featuring the ZL88801                               | Comments   |
|-------------|-------------------------------|-----------------------------------------------------------------|------------|
|             | Name                          | Description                                                     |            |
| lew Project | Device Profile                |                                                                 |            |
|             | V DEV_PROFILE                 | Device Configuration Data                                       |            |
| pen Project | DC Profile                    |                                                                 |            |
| Save        | DC_PROFILE_SHAR<br>AC Profile | DC Parameters for Shared Supply                                 |            |
|             | AC_FXS_RF100_600              | AC FXS RF100 600R Normal Coefficients (Default)                 |            |
| Save As     | AC_FXS_RF100_ETSI             | AC FXS RF100 ETSI ES201 970 270R+750R//150nF Normal Co          | efficients |
|             | AC_FXS_RF100_GR57             | AC FXS RF100 Telcordia GR-57 900R+2.16uF Normal Coefficient     | s E        |
| Generate    | AC_FXS_RF100_AT               | AC FXS RF100 Austria 220R+820R//115nF Normal Coefficients       |            |
|             | AC_FXS_RF100_AU               | AC FXS RF100 Australia 220R+820R//120nF Normal Coefficients     |            |
| Save and    | AC_FXS_RF100_BE               | AC FXS RF100 Belgium 270R+750R//150nF Normal Coefficients       |            |
| Generate    | 🛛 🗹 AC_FXS_RF100_BG           | AC FXS RF100 Bulgaria 220R+820R//115nF Normal Coefficients      |            |
|             | AC_FXS_RF100_BR               | AC FXS RF100 Brazil 900R Normal Coefficients                    |            |
| WinSLAC     | AC_FXS_RF100_CH               | AC FXS RF100 Switzerland 270R+750R//150nF Normal Coefficie      | nts        |
|             | AC_FXS_RF100_CN               | AC FXS RF100 China 200R+680R//100nF Normal Coefficients         |            |
|             | AC_FXS_RF100_DE               | AC FXS RF100 Germany 220R+820R//115nF Normal Coefficients       |            |
| Quit        | AC_FXS_RF100_DK               | AC FXS RF100 Denmark 270R+750R//150nF Normal Coefficients       | s .        |
|             | AC_FXS_RF100_ES               | AC FXS RF100 Spain 270R+750R//150nF Normal Coefficients         |            |
| Help        | AC_FXS_RF100_FI               | AC FXS RF100 Finland 270R+910R//120nF Normal Coefficients       |            |
|             | AC_FXS_RF100_FR               | AC FXS RF100 France 270R+750R//150nF Normal Coefficients        |            |
|             | AC_FXS_RF100_GB               | AC FXS RF100 UK 370R+620R//310nF Normal Coefficients            |            |
|             | AC_FXS_RF100_GR               | AC FXS RF100 Greece 270R+750R//150nF Normal Coefficients        |            |
|             | AC_FXS_RF100_HU               | AC FXS RF100 Hungary 270R+750R//150nF Normal Coefficients       |            |
|             | AC_FXS_RF100_IE               | AC FXS RF100 Ireland 270R+750R//150nF Normal Coefficients       |            |
|             | AC_FXS_RF100_IL               | AC FXS RF100 Israel 270R+750R//150nF Normal Coefficients        |            |
|             | AC_FXS_RF100_IS               | AC FXS RF100 Iceland 270R+750R//150nF Normal Coefficients       |            |
|             | AC_FXS_RF100_IT               | AC FXS RF100 Italy 270R+750R//150nF Normal Coefficients         |            |
|             | AC_FXS_RF100_JP               | AC FXS RF100 Japan 600R+1uF Normal Coefficients                 |            |
|             | AC_FXS_RF100_NL               | AC FXS RF100 Netherlands 270R+750R//150nF Normal Coefficie      | ents       |
|             | AC_FXS_RF100_NO               | AC FXS RF100 Norway 270R+750R//150nF Normal Coefficients        |            |
|             | AC_FXS_RF100_NZ               | AC FXS RF100 New Zealand 370R+620R//310nF Normal Coeffic        | ients      |
|             | AC_FXS_RF100_PT               | AC FXS RF100 Portugal 270R+750R//150nF Normal Coefficients      |            |
|             | 🛛 🔽 AC_FXS_RF100_SE           | AC FXS RF100 Sweden 270R+750R//150nF Normal Coefficients        |            |
|             | AC_FXS_RF100_TK               | AC FXS RF100 Turkey 270R+750R//150nF Normal Coefficients        |            |
|             |                               | AC EVE DE100 Could Africa 2000 ( 000D //11EvE Marriel Coofficia | - nha      |
|             | Select:                       |                                                                 |            |
|             | All None                      | Add Delete Edit                                                 |            |



### 10.3 Device Profile

#### 10.3.1 Overview

The *Device Profile* configures device or circuit level parameters for the entire device. This *Profile* is required to enable reliable host communication with the device, to configure the switching regulator, and to define *VP-API-II* driver parameters. An example *Device Profile* configuration for the *ZL88801* using *VP Profile Wizard* is shown in <u>Figure 46</u>.

| vic  | e Profile                                                     |
|------|---------------------------------------------------------------|
| Ν    | lame                                                          |
|      | DEV_PROFILE                                                   |
| D    | Description                                                   |
| [    | Device Configuration Data                                     |
| ۳F   | РСМ                                                           |
|      | Transmit Edge: 💿 Negative 🛛 Transmit Clock Slot 🛛 🚖           |
|      | Positive     Receive Clock Slot                               |
|      | PCLK Frequency 8.192 MHz                                      |
| _ lr | nterrupt Mode                                                 |
|      | CMOS-Compatible © Dpen Drain                                  |
| s    | witching Regulator                                            |
| (    | Converter Configuration Shared BuckBoost (12 V in, 100 V out) |
|      | Charge Pump Overload<br>Protection Mode                       |
| G    | iPIÔ Pin Modes                                                |
|      | 1021 Pin Mode Analog Voltage Sense 🔻                          |
|      | 1022 Pin Mode Analog Voltage Sense 🔻                          |
|      | OK Cancel Help                                                |

Figure 46 - Profile Wizard - Device Profile Configuration

Table 14 lists the VP-API-II functions which use values that are defined in the Device Profile.

| Function Name  | Description                                                                                                                                                           |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters. |
| VpCalLine()    | This function may need to be called under some circumstances following the above function. Refer to the <i>ZL880 VP-API-II Reference Guide</i> for more details.      |

#### Table 14 - VP-API-II Functions For Device Configuration



# 10.4 AC FXS Profiles

AC FXS Profiles are used to define the input impedance, receive and transmit frequency response, hybrid balance, and initial gain values. Microsemi provides AC FXS Profile examples for over 70 countries including the following:

| Input Impedance            | Network Balance Impedance  | Countries                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 150 Ω + (510 Ω // 47 nF)   | 150 Ω + (510 Ω // 47 nF)   | Russia                                                                                                                                                                                                                                                                                                                                             |
| 200 Ω + (680 Ω // 100 nF)  | 200 Ω + (680 Ω // 100 nF)  | China                                                                                                                                                                                                                                                                                                                                              |
| 220 Ω + (820 Ω // 115 nF)  | 220 Ω + (820 Ω // 115 nF)  | Bulgaria, Germany, and South Africa                                                                                                                                                                                                                                                                                                                |
| 220 Ω + (820 Ω // 120 nF)  | 220 Ω + (820 Ω // 120 nF)  | Australia                                                                                                                                                                                                                                                                                                                                          |
| 270 Ω + (750 Ω  // 150 nF) | 270 Ω + (750 Ω  // 150 nF) | Belgium, Croatia, Denmark, Egypt, Estonia, France,<br>Greece, Hungary, Iceland, Ireland, Israel, Italy, Ivory Coast,<br>Netherlands, Nigeria, Norway, Portugal, Romania, Spain,<br>Sweden, Switzerland, and Turkey                                                                                                                                 |
| 270 Ω + (910 Ω // 120 nF)  | 270 Ω + (1200 Ω // 120 nF) | Finland                                                                                                                                                                                                                                                                                                                                            |
| 370 Ω + (620 Ω // 310 nF)  | 370 Ω + (620 Ω // 310 nF)  | New Zealand                                                                                                                                                                                                                                                                                                                                        |
| 300 Ω + (1000 Ω // 220 nF) | 370 Ω + (620 Ω // 310 nF)  | United Kingdom                                                                                                                                                                                                                                                                                                                                     |
| 600 Ω                      | 600 Ω                      | USA, Argentina, Armenia, Belarus, Canada, Chile,<br>Colombia, Czech Republic, Ecuador, El Salvador, Georgia,<br>Hong Kong, India, Indonesia, Jordan, Korea, Kuwait,<br>Malaysia, Mexico, Pakistan, Paraguay, Peru, Philippines,<br>Poland, Qatar, Saudi Arabia, Singapore, South Korea,<br>Taiwan, Thailand, Ukraine, UAE, Uruguay, and Venezuela. |
| 600 Ω + 1.0 μF             | 600 Ω + 1.0 μF             | Japan and PBX                                                                                                                                                                                                                                                                                                                                      |
| 900 Ω                      | 900 Ω                      | Brazil                                                                                                                                                                                                                                                                                                                                             |
| 900 Ω + 2.16 μF            | 800 Ω // (0.05 μF + 100 Ω) | Telcordia GR-57-CORE Non-Loaded Loop                                                                                                                                                                                                                                                                                                               |

#### **Table 15 - Supported AC Source Impedances**

#### Notes:

- 1. <u>Table 15</u> provides suggested AC source impedances for the listed countries and are believed to be accurate as of the date of publication of this document. However, standards can and do change from time to time or new ones may be introduced. Some countries may support more than one standard AC source impedance. Customers are responsible for using the appropriate AC FXS Profiles for their applications.
- 2. VP Profile Wizard makes it easy to add additional countries as long as they are based on the supported impedances.
- 3. The standard files provided with VP Profile Wizard are for FXS interfaces with two 7-ohm PTC's in series with Tip and Ring. Please contact Microsemi CMPG Customer Applications if alternate series resistor or PTC resistance values are planned.
- 4. Narrowband and Wideband versions of these Profiles are available.

Table 16 below lists the VP-API-II functions which use values that are defined in the AC FXS Profile.

| Function Name  | Description                                                                                                                                                                                  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |  |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |  |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |  |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above. Refer to the <i>ZL880 VP-API-II Reference Guide</i> for more details.                     |  |

#### Table 16 - VP-API-II Functions Using AC FXS Profile



# 10.5 DC Profile

*DC Profiles* are used to define the feed and loop supervision conditions of the line. An example *DC Profile* for the *ZL88801* device using *VP Profile Wizard* is shown in <u>Figure 47</u>.

| DC Profile                                                   | ×                         |
|--------------------------------------------------------------|---------------------------|
| Name<br>DC_PROFILE_SHARED<br>Description                     | ☑ Include in Source Files |
| DC Parameters for Shared Supply                              | ÷                         |
| Line Circuit Topology                                        |                           |
|                                                              | RPTC 25 ohms              |
| TIPD RTF RPTC                                                |                           |
|                                                              | RTF, RRF 20 ohms          |
| RINGD 1 MΩ                                                   | DC Sense Point            |
|                                                              | Inside Protection         |
|                                                              | 17                        |
| Low Pass Post Filter (RPF)                                   | 47 ohms                   |
| DC Feed Parameters                                           |                           |
| Maximum Voice Amplitude                                      | 2.93 V 🔻 peak             |
| Active Mode Current Limit (ILA)                              | 25 mA                     |
| Open-Circuit Voltage (VOC)                                   | 48V -                     |
|                                                              |                           |
| Battery Floor Voltage                                        | -25 V 🔹                   |
| Hook Detection Parameters                                    |                           |
| Normal DC Feed                                               | Low Power Idle Mode       |
| Threshold 10 mA 🔻                                            | Threshold 22 V 👻          |
| Hysteresis 1 mA                                              | Hysteresis 2V -           |
| Thysteresis THR                                              |                           |
| Debounce 8                                                   | ms                        |
| -Longitudinal Current Detection Parameters                   |                           |
| Reporting Behavior                                           | DC Fault Detection        |
| DC Fault: Report longitudinal currents                       | Threshold ± 18 mA 💌       |
| as DC Faults, regardless of direction                        | Hysteresis 6 mA 🔻         |
| Ground Key: Report only currents to<br>ground as Ground Keys | Debounce 16 ms 🔻          |
|                                                              |                           |
|                                                              |                           |
| OK Cancel                                                    | Help                      |

Figure 47 - Profile Wizard - DC Profile Configuration Example



Table 17 lists the VP-API-II functions which use values that are defined in the DC Profile.

| Function Name  | Description                                                                                                                                                                                  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |  |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |  |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |  |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above.<br>Refer to the <i>ZL880 VP-API-II Reference Guide</i> for more details.                  |  |

Table 17 - VP-API-II Functions For DC Feed and Hook Detection Configuration

# 10.6 Ringing Profile

The *Ringing Profile* is used to define the type of ringing, ringing frequency, amplitude, offset, ring trip threshold, and ringing current limit. The *Ringing Profile* for the ZL88801 using *VP Profile Wizard* is shown in <u>Figure 48</u>.

| Name                                  |                     |                                 |
|---------------------------------------|---------------------|---------------------------------|
| RING_ZL880_BB90V_D                    | DEF                 | 📝 Include in Source Files       |
| Description                           |                     |                                 |
| Default Ringing 25Hz 6                | 0Vrms Fixed, 31mA   | AC Trip - Use for all countri   |
| Switching Regulator Bel               | navior              |                                 |
| <ul> <li>High voltage trac</li> </ul> | cks ringing         | High voltage is fixed           |
| Ringing Signal Paramete               | ers                 |                                 |
| Frequency                             | 24.90 Hz            | Balanced                        |
| Amplitude                             | 84.80 V pea         | <u> </u>                        |
| DC Bias                               | 0.00 V              | Sinusoidal                      |
| Crest Factor                          | 1.41421             | <ul> <li>Trapezoidal</li> </ul> |
| Ring Trip Parameters                  |                     |                                 |
| Ring Trip                             | o Threshold (RTTH)  | 63.5 mA                         |
| Integrate over posit                  | ive half wave       | ✓ for 1 cycle ✓                 |
| Ringing Current Limit Bel             | havior              |                                 |
| Ringing                               | Current Limit (ILR) | 31 mA                           |
| Ring trip if saturated fo             | or > 50% of full wa | ave 🔹 for 1 cycle               |
| ОК                                    | Cancel              | Help                            |

Figure 48 - Profile Wizard - Ringing Profile Configuration Example



#### Table 18 lists the VP-API-II functions which use values that are defined in the Ringing Profile. Tone Profile

| Function Name  | Description                                                                                                                                                                                  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |  |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |  |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |  |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above.<br>Refer to the <i>ZL880 VP-API-II Reference Guide</i> for more details.                  |  |

#### Table 18 - VP-API-II Functions For Ringing and Ring Trip Definition

# 10.7 Tone Profile

*Tone Profiles* provide the capability to program up to four simultaneous tones on the line. An example Tone Profile is shown in Figure 49.

| Tone Profile                                 |
|----------------------------------------------|
| Name                                         |
| T_BS_AU                                      |
| Description                                  |
| Australia Busy Tone                          |
| Signal Type Sum of Tones                     |
| Signal Parameters                            |
|                                              |
| Frequency A 425.17 Hz Amplitude A 13.00 dBm0 |
|                                              |
| Frequency B 0.00 Hz (disabled)               |
|                                              |
| Frequency C 0.00 Hz (disabled)               |
| Frequency C 0.00 Hz (disabled)               |
| - <b>000</b>                                 |
| Frequency D 0.00 Hz (disabled)               |
|                                              |
| Allow wideband frequencies (3400 - 6800 Hz)  |
|                                              |
| OK Cancel Help                               |

Figure 49 - Profile Wizard - Tone Profile Configuration

Table 19 lists the VP-API-II function which uses values that are defined in the Tone Profile.

| Function Name   | Description                                                         |
|-----------------|---------------------------------------------------------------------|
| VpSetLineTone() | Starts a tone on the line. The tone can be cadenced or "always on". |

#### Table 19 - VP-API-II Function Using Tone Profile



# 10.8 Tone Cadence Profile

*VP-API-II* Tone Cadencing is a highly flexible set of operators the user selects to implement any country-specific ringing or tone cadence requirements including Special Information Tones (SIT) and howler tones. Figure 50 shows how to define cadences for call progress tones with *VP Profile Wizard*.

| Cadence Profile                                                             |
|-----------------------------------------------------------------------------|
| Name                                                                        |
| CT_BS_AU                                                                    |
| Description                                                                 |
| Australia Busy Tone Cadence 🚔                                               |
| Cadence Type                                                                |
| Ringing 🔿 Tone 💿                                                            |
| Ignore Polarity   O - Generators::On  1 - 375 msec  2 - Generators::Off     |
| Add Command 3 - 375 msec<br>Repeat forever from step 0                      |
| Remove Command                                                              |
| Edit Command                                                                |
| Special Tones                                                               |
| None Note: The special Howler tones are ramped tones in freq and amplitude. |
| OK Cancel Help                                                              |

Figure 50 - Profile Wizard - Tone Cadence Profile Example

The VP-API-II Cadencer supports the following operations:

- 1. Time -- Delays (in a non-blocking fashion) program execution.
- 2. Generator Control -- Enable/Disable selection on a per-generator basis.
- 3. Branch -- Forces the cadencing to return to a previous step with "repeat" for *n* number of times. If *n* == 0, repeat forever.
- 4. Line State -- Sets line to specific VP-API-II Line State.

Table 20 lists the VP-API-II function which uses values that are defined in the Tone Cadence Profile.

| Function Name   | Description                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetLineTone() | Provides tone cadencing for up to four tones. Also supports country-specific howler tone cadencing (AUS, UK, NTT) with ramp frequency and amplitude. |

#### Table 20 - VP-API-II Function For Tone Cadencing



# 10.9 Ringing Cadence Profile

*VP-API-II* ringing cadencing is a flexible set of operators the user selects to implement any country-specific ringing cadence. <u>Figure 51</u> shows how to define cadences for ringing generation with *VP Profile Wizard*. Note that events that are associated with Type 1 (on-hook) Caller ID ringing are included by this Profile.

| adence_Definitions           |                                                                                                                                                                     |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name<br>CR_AU<br>Description | ✓ Include in Source Files                                                                                                                                           |
| Australia Ringing Signal     | I Cadence                                                                                                                                                           |
| Cadence Type<br>Ringing      | Tone O                                                                                                                                                              |
| Ignore Polarity              | 0 - Linestate:: VP_LINE_RINGING<br>1 - 400 msec<br>2 - Linestate:: VP_LINE_OHT<br>3 - 200 msec<br>4 - Start CID<br>5 - 1800 msec<br>6 - Linestate:: VP_LINE_RINGING |
| E dit Command                | 7 - 400 msec<br>8 - Linestate:: VP_LINE_STANDBY<br>9 - 200 msec<br>10 - Linestate:: VP_LINE_RINGING<br>11 - 400 msec<br>12 - Linestate:: VP_LINE_STANDBY            |
| Special Tones<br>None        | Note: The special Howler tones are ramped tones in freq and amplitude.                                                                                              |
| ОК                           | Cancel Help                                                                                                                                                         |

Figure 51 - Profile Wizard - Ringing Cadence Profile Example

The VP-API-II Cadencer supports the following operations:

- 1. Time -- Delays (in a non-blocking fashion) program execution.
- 2. Generator Control -- Enable/Disable selection on a per-generator basis.
- 3. Branch -- Forces the cadencing to return to a previous step with "repeat" for *n* number of times. If *n* == 0, repeat forever.
- 4. Line State -- Sets line to specific VP-API-II line state.
- 5. Send CID -- Starts Caller ID (CID) on the line while continuing to run cadence. Used for Type 1 Caller ID when CID occurs after first regular ringing cycle in order to achieve a precise delay between the first and second rings.
- 6. Wait On Caller ID -- Starts Caller ID on the line and suspends currently running cadence. Used for Type 1 Caller ID when CID occurs prior to the first regular ringing cycle.

Table 21 lists the VP-API-II functions which use values that are defined in the Ringing Cadence Profile.

| Function Name    | Description                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------|
| VpSetLineState() | VP_LINE_RINGING and VP_LINE_RINGING_POLREV for Ringing Cadence.                                                          |
| VpInitRing()     | User function to provide Ringing Cadence. Also allows use selection of <i>Caller ID Profile</i> associated with ringing. |

#### Table 21 - VP-API-II Functions For Ringing Cadencing



# 10.10 Caller ID Profile

The Caller ID block uses Generators C and D to generate phase-continuous 1200 baud FSK tones for on- or offhook information such as Calling Line ID (or Caller ID) and Visual Message Waiting Indication (VMWI). The duration of each (bit) tone is fixed at 0.833 ms (1200 baud).

*Bell 202* tone frequencies are used in the North American and some international markets, and the *ITU-T Recommendation V.23* tone frequencies are used in most of Europe and other international markets. The signal generator amplitude may need to be adjusted depending on the programmed loss plan. Data transmission levels are normally specified as -13.5 dBm +/-1.5 dB.

Exact preamble and mark sequences are generated by adjusting the framing mode and sending the appropriate number of characters. The *VP-API-II* abstracts this into a simple driver level interface. *VP Profile Wizard* enables the user to select the Caller ID parameters and build them into the *Caller ID Profile*, which generates the necessary coefficients and instructions for the *VP-API-II*. Note that the signal level in the example below is -7.5 dBm0, which corresponds to a transmitted signal of -13.5 dBm0 to the line due to the 6 dB D/A loss in the default *AC Profile*.

| Caller ID Profile                                                                                                                                                                                                                            |                                                                                                                               |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Name                                                                                                                                                                                                                                         |                                                                                                                               |  |  |  |
| CID_TYPE1_AU                                                                                                                                                                                                                                 |                                                                                                                               |  |  |  |
| Description                                                                                                                                                                                                                                  |                                                                                                                               |  |  |  |
| Australia Caller ID (Type 1 - On-Hook) - Telcordia FSK 📄                                                                                                                                                                                     |                                                                                                                               |  |  |  |
| FSK Frequencies                                                                                                                                                                                                                              |                                                                                                                               |  |  |  |
| Mark 1200 Hz Space 2200 Hz                                                                                                                                                                                                                   |                                                                                                                               |  |  |  |
| FSK/DTMF Signal Level                                                                                                                                                                                                                        | VP-API-II Features                                                                                                            |  |  |  |
| -7.5 dBm0                                                                                                                                                                                                                                    | API Includes Checksum                                                                                                         |  |  |  |
| (per tone level)                                                                                                                                                                                                                             | (2's-complement, %256 sum msg)                                                                                                |  |  |  |
| Data Link Layer Definition<br>Available Elements:<br>Line Reversal<br>Mute On<br>Mute Off<br>Alert Tone<br>Silence Interval<br>Masked-Hook<br>Detect Interval<br>Channel Seizure<br>Mark Signal<br>Message Data (FSK)<br>Message Data (DTMF) | Selected Elements:<br>Silence Interval<br>Channel Seizure<br>Mark Signal<br>Message Data (FSK)<br>Move Down<br>Delete<br>Edit |  |  |  |
| ОК                                                                                                                                                                                                                                           | Cancel Help                                                                                                                   |  |  |  |

# Figure 52 - Profile Wizard - Type 1 Caller ID Profile Example

<u>Table 22</u> lists the VP-API-II functions which use values that are defined in the Caller ID Profile.

| Function Name   | Description                                                                                                                             |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| VpInitRing()    | User function to provide Caller ID Profile associated with ringing.                                                                     |  |
| VpSendCid()     | Configures and starts Caller ID immediately. Used for Type 2 Caller ID.                                                                 |  |
| VpInitCid()     | Input for Caller ID Message Data up to 32 bytes.                                                                                        |  |
| VpContinueCid() | Input for Caller ID Message Data up to 16 bytes. Called after VpInitCid() or VpSendCid() when event VP_LINE_EVID_CID_DATA is generated. |  |

#### Table 22 - VP-API-II Functions For Caller ID



#### 10.11 Metering Profile

The *Metering Profile* allows the user to define the pulse metering frequency (12 or 16 kHz), peak current, and voltage limit. Figure 53 shows an example screen shot of the *Metering Profile* definition in *VP Profile Wizard*.

| Metering_Profile                 |                           |
|----------------------------------|---------------------------|
| Name                             |                           |
| METER_12KHZ_RF14                 | 🗹 Include in Source Files |
| Description                      |                           |
| Metering, 12kHz 0.5Vrms          | *                         |
| Metering Type                    | Transition                |
| O 12 kHz Tone ○ Polarity Reversa | l 💿 Smooth                |
| 🔿 16 kHz Tone                    | O Abrupt                  |
| Metering Tone Parameters         |                           |
| <u>RMS</u>                       | <u>Peak</u>               |
| Maximum Current (mA) 2.516       | = 3.558                   |
| Maximum Voltage (mV) 496.0       | = 701.4                   |
|                                  |                           |
| OK Cancel                        | Help                      |

# Figure 53 - Profile Wizard - Metering Profile Example

Table 23 lists the VP-API-II functions which use values that are defined in the Metering Profile.

| Function Name  | Description                                                     |
|----------------|-----------------------------------------------------------------|
| VpInitMeter()  | Configures the metering signal generator of an individual line. |
| VpStartMeter() | Starts metering pulses.                                         |

#### Table 23 - VP-API-II Functions for Metering



# 11.0 Package Outline

The package outline and recommended land pattern of the ZL88801 Dual Channel Shared Battery Wideband VoicePort device are described in this section.



Figure 54 - ZL88801 (QFN-64) Package Drawing





# 12.0 Related Collateral

# 12.1 Documentation

- ZL880 VP-API-II Reference Guide Document ID#: 143271
- VeriVoice Line Test API (LT-API) User's Guide Document ID#: 081470
- VeriVoice Manufacturing Test Package Reference Guide Document ID#: 141005
- ZL880 Protection Schemes Application Note Document ID#: 146139
- ZLR88821L Line Module Reference Design User Guide Document ID#: 146342
- ZLR88822L Line Module Reference Design User Guide Document ID#: 147606
- ZLR88842L Line Module Reference Design User Guide Document ID#: Reference 147606

# 12.2 Development Hardware

- SM2 Evaluation Module OPN: ZLR88821L
  - The ZLR88821L Evaluation Module features one ZL88801 Dual Channel VoicePort device and one STB switching supply capable of generating up to 85-V<sub>PK</sub> ringing and 3 REN drive capability. This module plugs into the SM2 receptacle on the ZTAP platform.
- SM2 Evaluation Module OPN: ZLR88822L
  - The ZLR88822L Evaluation Module features one ZL88801 Dual Channel VoicePort device and one BBABS switching supply capable of generating up to 70.7-V<sub>PK</sub> ringing and 5 REN drive capability. This module plugs into the SM2 receptacle on the ZTAP platform.
- Broadcom Evaluation Module OPN: ZLR88842L
  - The ZLR88821L Evaluation Module features one ZL88801 Dual Channel VoicePort device and one Ve8901 FXO Chipset. The Evaluation Module features one BBABS switching supply capable of generating up to 70.7-V<sub>PK</sub> ringing and 5 REN drive capability. This module plugs into the into the Broadcom<sup>®</sup> ADSL2+/VDSL2 Reference Platforms.

# 12.3 Development Software

#### VoicePath API-II - OPN: Le71SK0002

- The VP-API-II is a set of C source used by the host application to interface to the ZL880 Series and other Microsemi voice products. A signed Software License Agreement (SLA) is required.

#### • VoicePath API-II Lite - OPN: Le71SDKAPIL

The VP-API-II Lite is identical to VP-API-II, with reduced functionality. VP-API-II Lite does not support tone or ringing cadencing, Caller ID, or Metering. This software is available without an SLA.

# VoicePath Profile Wizard - OPN: Le71SDKPRO

The VP Profile Wizard is a Microsoft Windows GUI application that aids in the organization and creation of country Profiles used in the VP-API-II into a single project file.

Information relating to products and services furnished herein by Microsemi Corporation or its subsidiaries (collectively "Microsemi") is believed to be reliable. However, Microsemi assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Microsemi, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Microsemi, or non-Microsemi furnished goods or services may infringe patents or other intellectual property rights owned by Microsemi.

This publication is issued to provide information only and (unless agreed by Microsemi in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Microsemi without notice. No warranty or guarantee express or implied is made regarding the capability, performance or solution any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical and other products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Microsemi's conditions of sale which are available on request.

### For more information about all Microsemi products visit our website at www.microsemi.com

# TECHNICAL DOCUMENTATION - NOT FOR RESALE



Microsemi.

Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include mixed-signal ICs, SoCs, and ASICs; programmable logic solutions; power management products; timing and voice processing devices; RF solutions; discrete components; and systems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2013 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.