

## 45V, 2 MHz Zero-Drift Op Amp with EMI Filtering

#### Features

- · High DC Precision:
  - V<sub>OS</sub> Drift: 36 nV/°C (max.)
  - V<sub>OS</sub>: 15 μV (max.)
  - Open-Loop Gain: 140 dB (min.)
  - PSRR: 134 dB (min.)
  - CMRR: 135 dB (min.)
- Low Noise:
  - 10.2 nV/√ Hz at 1 kHz
  - $E_{ni}$ : 0.21  $\mu V_{P-P}$ , f = 0.1 Hz to 10 Hz
- Low Power:
  - I<sub>Q</sub>: 470 μA/amplifier (typ.)
  - Wide Supply Voltage Range: 4.5V to 45V
- · Easy to Use:
  - Input Range incl. Negative Rail
  - Rail-to-Rail Output
  - EMI Filtered Inputs
  - Gain Bandwidth Product: 2 MHz
  - Slew Rate 1.2V/µs
  - Unity Gain Stable
- · Small Packages: 5-Lead SOT23, 8-Lead MSOP
- Extended Temperature Range: -40°C to +125°C

## **Typical Applications**

- Industrial Instrumentation, PLC
- Process Control
- Power Control Loops
- Sensor Conditioning
- · Electronic Weight Scales
- Medical Instrumentation
- · Automotive Monitors
- Low-side Current Sensing

#### **Design Aids**

- Microchip Advanced Part Selector (MAPS)
- · Application Notes

#### **Related Parts**

- MCP6V71/1U/2/4: Zero-Drift, 2 MHz, 1.8V to 5V
- MCP6V81/1U/2/4: Zero-Drift, 5 MHz, 1.8V to 5V

#### **General Description**

The Microchip Technology Inc. MCP6V51 operational amplifier employs dynamic offset correction for very low offset and offset drift. The device has a gain bandwidth product of 2 MHz (typical). It is unity-gain stable, has virtually no 1/f noise and excellent Power Supply Rejection Ratio (PSRR) and Common Mode Rejection Ratio (CMRR). The product operates with a single supply voltage that can range from 4.5V to 45V, ( $\pm 2.25V$  to  $\pm 22.5V$ ), while drawing 470 µA (typical) of quiescent current.

The MCP6V51 op amp is offered as a single-channel amplifier and is designed using an advanced CMOS process.

#### Package Types



### **Typical Application Circuit**



**Figure 1** and **Figure 2** show input offset voltage versus ambient temperature for different power supply voltages.



**FIGURE 1:** Input Offset Voltage vs. Ambient Temperature with  $V_{DD} = 4.5V$ .



**FIGURE 2:** Input Offset Voltage vs. Ambient Temperature with  $V_{DD} = 45V$ .

As seen in **Figure 1** and **Figure 2**, the MCP6V51 op amps have excellent performance across temperature.

The input offset voltage temperature drift (TC<sub>1</sub>) shown is well within the specified maximum values of 31 nV/°C at  $V_{DD}$  = 4.5V and 36 nV/°C at  $V_{DD}$  = 45V.

This performance supports applications with stringent DC precision requirements. In many cases, it will not be necessary to correct for temperature effects (i.e., calibrate) in a design. In the other cases, the correction will be small.

## 1.0 ELECTRICAL CHARACTERISTICS

## 1.1 Absolute Maximum Ratings †

| V <sub>DD</sub> - V <sub>SS</sub>                                |                                    |
|------------------------------------------------------------------|------------------------------------|
| Current at Input Pins                                            | ±10 mA                             |
| Analog Inputs (V <sub>IN</sub> + and V <sub>IN</sub> -) (Note 1) |                                    |
| All Other Inputs and Outputs                                     | $V_{SS}$ - 0.3V to $V_{DD}$ + 0.3V |
| Difference Input Voltage                                         | ±1V                                |
| Output Short Circuit Current                                     | Continuous                         |
| Current at Output and Supply Pins                                | ±50 mA                             |
| Storage Temperature                                              | 65°C to +150°C                     |
| Maximum Junction Temperature                                     | +150°C                             |
| ESD protection on all pins (HBM, CDM, MM)                        | ≥ 2 kV, 750V, 200V                 |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: See Section 4.2.1, Input Protection.

## 1.2 Electrical Specifications

## DC ELECTRICAL SPECIFICATIONS

| Parameters                                                        | Sym.             | Min. | Тур. | Max. | Units                  | Conditions                                                           |  |  |  |  |  |
|-------------------------------------------------------------------|------------------|------|------|------|------------------------|----------------------------------------------------------------------|--|--|--|--|--|
| Input Offset                                                      |                  |      |      |      |                        |                                                                      |  |  |  |  |  |
| Input Offset Voltage                                              | V <sub>OS</sub>  | -15  | ±2.4 | +15  | μV                     | T <sub>A</sub> = +25°C                                               |  |  |  |  |  |
| Input Offset Voltage Drift with<br>Temperature (Linear Temp. Co.) | TC <sub>1</sub>  | -31  | ±5   | +31  | nV/°C                  | T <sub>A</sub> = -40 to +125°C,<br>V <sub>DD</sub> = 4.5V (Note 1)   |  |  |  |  |  |
|                                                                   | TC <sub>1</sub>  | -36  | ±7   | +36  | nV/°C                  | T <sub>A</sub> = -40 to +125°C,<br>V <sub>DD</sub> = 45V<br>(Note 1) |  |  |  |  |  |
| Input Offset Voltage Quadratic<br>Temp. Co.                       | TC <sub>2</sub>  | _    | ±42  | _    | nV/<br>°C <sup>2</sup> | T <sub>A</sub> = -40 to +125°C<br>V <sub>DD</sub> = 4.5V             |  |  |  |  |  |
|                                                                   | TC <sub>2</sub>  | _    | ±38  | _    | nV/<br>°C <sup>2</sup> | T <sub>A</sub> = -40 to +125°C<br>V <sub>DD</sub> = 45V              |  |  |  |  |  |
| Input Offset Voltage Aging                                        | ΔV <sub>OS</sub> | _    | ±2   |      | μV                     | 408 hours Life Test at<br>+150°C,<br>measured at +25°C               |  |  |  |  |  |
| Power Supply Rejection Ratio                                      | PSRR             | 134  | 160  | _    | dB                     |                                                                      |  |  |  |  |  |
|                                                                   |                  | 124  | 138  | _    | dB                     | T <sub>A</sub> = -40°C to +125°C<br>V <sub>DD</sub> = 45V (Note 1)   |  |  |  |  |  |
| Input Bias Current and Impedar                                    | ice              |      |      |      |                        |                                                                      |  |  |  |  |  |
| Input Bias Current                                                | I <sub>B</sub>   | -250 | ±60  | +250 | pА                     | V <sub>DD</sub> = 45V                                                |  |  |  |  |  |

**Note 1:** Not production tested. Limits set by characterization and/or simulation and provided as design guidance only.

2: Figure 2-17 shows how  $V_{CML}$  and  $V_{CMH}$  changed across temperature for the first production lot.

## DC ELECTRICAL SPECIFICATIONS (CONTINUED)

| Electrical Characteristics: Unles<br>$V_{CM} = V_{DD}/3$ , $V_{OUT} = V_{DD}/2$ , $V_{L} =$ |                   |                       |                      |                        |       |                                                                              |
|---------------------------------------------------------------------------------------------|-------------------|-----------------------|----------------------|------------------------|-------|------------------------------------------------------------------------------|
| Parameters                                                                                  | Sym.              | Min.                  | Тур.                 | Max.                   | Units | Conditions                                                                   |
| Input Bias Current across                                                                   | I <sub>B</sub>    | _                     | ±80                  | _                      | pА    | T <sub>A</sub> = +85°C                                                       |
| Temperature                                                                                 | I <sub>B</sub>    | -4                    | ±1.4                 | +4                     | nA    | T <sub>A</sub> = +125°C (Note 1)                                             |
| Input Offset Current                                                                        | I <sub>OS</sub>   | -1                    | ±0.28                | +1                     | nA    | V <sub>DD</sub> = 45V                                                        |
| Input Offset Current across                                                                 | I <sub>OS</sub>   | _                     | ±0.32                | _                      | nA    | T <sub>A</sub> = +85°C                                                       |
| Temperature                                                                                 | I <sub>OS</sub>   | -8                    | ±0.45                | +8                     | nA    | T <sub>A</sub> = +125°C (Note 1)                                             |
| Common Mode Input Impedance                                                                 | Z <sub>CM</sub>   |                       | 120G  3              | —                      | Ω  pF |                                                                              |
| Differential Input Impedance                                                                | Z <sub>DIFF</sub> | _                     | 2.5M  5.2            | _                      | Ω  pF |                                                                              |
| Common Mode                                                                                 |                   |                       |                      |                        |       |                                                                              |
| Common Mode<br>Input Voltage Range Low                                                      | V <sub>CML</sub>  | _                     | _                    | V <sub>SS</sub> - 0.3  | V     | (Note 2)                                                                     |
| Common Mode<br>Input Voltage Range High                                                     | V <sub>CMH</sub>  | V <sub>DD</sub> - 2.1 | —                    | —                      | V     | (Note 2)                                                                     |
| Common Mode Rejection Ratio                                                                 | CMRR              | 110                   | 125                  | _                      | dB    | V <sub>DD</sub> = 4.5V,<br>V <sub>CM</sub> = -0.3V to 2.4V<br>(Note 2)       |
|                                                                                             |                   | 106                   | 116                  | _                      | dB    | V <sub>DD</sub> = 4.5V<br>T <sub>A</sub> = -40°C to +125°C,<br>(Note 1)      |
|                                                                                             | CMRR              | 135                   | 150                  | _                      | dB    | V <sub>DD</sub> = 45V,<br>V <sub>CM</sub> = -0.3V to 42.9V<br>(Note 2)       |
|                                                                                             |                   | 128                   | 140                  | —                      | dB    | V <sub>DD</sub> = 45V<br>T <sub>A</sub> = -40°C to +125°C,<br>(Note 1)       |
| Open-Loop Gain                                                                              |                   |                       |                      |                        | -     |                                                                              |
| DC Open-Loop Gain                                                                           | A <sub>OL</sub>   | 124                   | 142                  | —                      | dB    | V <sub>DD</sub> = 4.5V,<br>V <sub>OUT</sub> = 0.3V to 4.2V                   |
|                                                                                             |                   | 120                   | 139                  | _                      | dB    | V <sub>DD</sub> = 4.5V<br>T <sub>A</sub> = -40°C to +125°C,<br>(Note 1)      |
|                                                                                             | A <sub>OL</sub>   | 140                   | 164                  | _                      | dB    | V <sub>DD</sub> = 45V,<br>V <sub>OUT</sub> = 0.3V to 44.7V                   |
|                                                                                             |                   | 134                   | 160                  |                        | dB    | V <sub>DD</sub> = 45V<br>T <sub>A</sub> = -40°C to +125°C,<br>(Note 1)       |
| Output                                                                                      | · ·               |                       |                      |                        |       |                                                                              |
| Minimum Output Voltage Swing                                                                | V <sub>OL</sub>   | _                     | V <sub>SS</sub> + 45 | V <sub>SS</sub> + 60   | mV    | R <sub>L</sub> = 1 kΩ, V <sub>DD</sub> = 4.5V                                |
|                                                                                             | 52                |                       |                      | V <sub>SS</sub> + 1000 |       | $R_{\rm L} = 1 \ k\Omega, \ V_{\rm DD} = 45 V$                               |
|                                                                                             |                   | _                     | V <sub>SS</sub> + 6  | V <sub>SS</sub> + 20   |       | $R_{\rm L} = 10 \ \rm k\Omega, \ V_{\rm DD} = 4.5$                           |
|                                                                                             |                   |                       | V <sub>SS</sub> + 50 | V <sub>SS</sub> + 70   |       | $R_{\rm L} = 10 \text{ k}\Omega, \text{ V}_{\rm DD} = 45 \text{ V}_{\rm DD}$ |

**Note 1:** Not production tested. Limits set by characterization and/or simulation and provided as design guidance only.

2: Figure 2-17 shows how  $V_{CML}$  and  $V_{CMH}$  changed across temperature for the first production lot.

## DC ELECTRICAL SPECIFICATIONS (CONTINUED)

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $T_A = +25^{\circ}C$ , $V_{DD} = +4.5V$ to +45V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/3$ , $V_{OUT} = V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 10 \text{ k}\Omega$ to $V_L$ and $C_L = 100 \text{ pF}$ (refer to Figure 1-4 and Figure 1-5). |                   |                        |                        |       |            |                                                                                    |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|------------------------|-------|------------|------------------------------------------------------------------------------------|--|--|--|
| Parameters Sym.                                                                                                                                                                                                                                                                                       |                   | Min. Typ. Max. l       |                        | Units | Conditions |                                                                                    |  |  |  |
| Maximum Output Voltage Swing                                                                                                                                                                                                                                                                          | V <sub>OH</sub>   | V <sub>DD</sub> - 150  | V <sub>DD</sub> - 100  |       | mV         | $R_L$ = 1 kΩ, $V_{DD}$ = 4.5V                                                      |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                   | V <sub>DD</sub> - 2500 | V <sub>DD</sub> - 1500 |       |            | $R_L$ = 1 k $\Omega$ , $V_{DD}$ = 45V                                              |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                   | V <sub>DD</sub> - 20   | V <sub>DD</sub> - 12   | _     |            | $R_L$ = 10 k $\Omega$ , $V_{DD}$ = 4.5V                                            |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                   | V <sub>DD</sub> - 200  | V <sub>DD</sub> - 100  | _     |            | $R_L$ = 10 k $\Omega$ , $V_{DD}$ = 45V                                             |  |  |  |
| Output Short Circuit Current                                                                                                                                                                                                                                                                          | I <sub>SC</sub> + | —                      | 46                     | _     | mA         |                                                                                    |  |  |  |
|                                                                                                                                                                                                                                                                                                       | I <sub>SC</sub> - | _                      | 36                     | _     | mA         |                                                                                    |  |  |  |
| Closed-loop Output Resistance                                                                                                                                                                                                                                                                         | R <sub>OUT</sub>  | _                      | 16                     | —     | Ω          | f = 0.1 MHz, I <sub>O</sub> = 0,<br>G = 1                                          |  |  |  |
| Capacitive Load Drive                                                                                                                                                                                                                                                                                 | CL                | —                      | 100                    | _     | pF         | G = 1                                                                              |  |  |  |
| Power Supply                                                                                                                                                                                                                                                                                          |                   |                        |                        |       |            |                                                                                    |  |  |  |
| Supply Voltage                                                                                                                                                                                                                                                                                        | V <sub>DD</sub>   | 4.5                    | _                      | 45    | V          |                                                                                    |  |  |  |
| Quiescent Current per Amplifier                                                                                                                                                                                                                                                                       | Ι <sub>Q</sub>    | 310                    | 460                    | 590   | μA         | V <sub>DD</sub> = 4.5V, I <sub>O</sub> = 0                                         |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                   | 310                    | 470                    | 590   | μA         | V <sub>DD</sub> = 45V, I <sub>O</sub> = 0                                          |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                   |                        | 540                    | 670   | μA         | I <sub>O</sub> = 0,<br>T <sub>A</sub> = -40 to +125°C<br>(Note 1)<br>(Figure 2-22) |  |  |  |
| Power-on Reset (POR) Trip<br>Voltage                                                                                                                                                                                                                                                                  | V <sub>POR</sub>  | —                      | 2.3                    | —     | V          |                                                                                    |  |  |  |

**Note 1:** Not production tested. Limits set by characterization and/or simulation and provided as design guidance only.

**2:** Figure 2-17 shows how  $V_{CML}$  and  $V_{CMH}$  changed across temperature for the first production lot.

## **AC ELECTRICAL SPECIFICATIONS**

**Electrical Characteristics:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$  (refer to **Figure 1-4** and **Figure 1-5**).

| Parameters                      | Sym.                     | Min. | Тур. | Max. | Units         | Conditions                                                                                    |  |  |  |  |
|---------------------------------|--------------------------|------|------|------|---------------|-----------------------------------------------------------------------------------------------|--|--|--|--|
| Amplifier AC Response           |                          |      |      |      |               |                                                                                               |  |  |  |  |
| Gain Bandwidth Product          | GBWP                     | _    | 1.8  |      | MHz           | V <sub>DD</sub> = 4.5V, V <sub>IN</sub> = 10 mVpp, Gain = 100                                 |  |  |  |  |
|                                 |                          |      | 2    | _    | MHz           | V <sub>DD</sub> = 45V, V <sub>IN</sub> = 10 mVpp, Gain = 100                                  |  |  |  |  |
| Slew Rate                       | SR                       |      | 1.2  | _    | V/µs          | (Figure 2-44)                                                                                 |  |  |  |  |
| Phase Margin                    | PM                       | _    | 66   | _    | deg.          | V <sub>DD</sub> = 45V                                                                         |  |  |  |  |
| Amplifier Noise Response        | Amplifier Noise Response |      |      |      |               |                                                                                               |  |  |  |  |
| Input Noise Voltage             | E <sub>ni</sub>          |      | 0.1  | —    | $\mu V_{P-P}$ | f = 0.01 Hz to 1 Hz                                                                           |  |  |  |  |
|                                 | E <sub>ni</sub>          | _    | 0.21 | _    | $\mu V_{P-P}$ | f = 0.1 Hz to 10 Hz                                                                           |  |  |  |  |
| Input Noise Voltage Density     | e <sub>ni</sub>          |      | 10.2 | _    | nV/√Hz        | f = 1 kHz                                                                                     |  |  |  |  |
| Input Noise Current Density     | i <sub>ni</sub>          | —    | 4    | —    | fA/√Hz        |                                                                                               |  |  |  |  |
| Amplifier Step Response         |                          |      |      |      |               |                                                                                               |  |  |  |  |
| Start-Up Time                   | t <sub>STR</sub>         | _    | 200  |      | μs            | G = +1, 1% V <sub>OUT</sub> settling (Note 1)                                                 |  |  |  |  |
| Offset Correction Settling Time | t <sub>STL</sub>         |      | 45   | —    | μs            | G = +1, V <sub>IN</sub> step of 2V,<br>V <sub>OS</sub> within ±100 $\mu$ V of its final value |  |  |  |  |

Note 1: Behavior may vary with different gains; see Section 4.3.3 "Offset at Power-Up".

2: t<sub>STL</sub> and t<sub>ODR</sub> include some uncertainty due to clock edge timing.

## AC ELECTRICAL SPECIFICATIONS (CONTINUED)

| <b>Electrical Characteristics:</b> Unless otherwise indicated, $T_A = +25^{\circ}C$ , $V_{DD} = +4.5V$ to +45V, $V_{SS} = GND$ , $V_{CM} = V_{DD}/3$ , $V_{OUT} = V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 10 \text{ k}\Omega$ to $V_L$ and $C_L = 100 \text{ pF}$ (refer to Figure 1-4 and Figure 1-5). |                  |      |      |      |       |                                                                                                                                |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameters                                                                                                                                                                                                                                                                                            | Sym.             | Min. | Тур. | Max. | Units | Conditions                                                                                                                     |  |  |  |
| Output Overdrive Recovery Time                                                                                                                                                                                                                                                                        | t <sub>ODR</sub> |      | 65   | _    | μs    | G = -10, $\pm 0.5V$ input overdrive to V <sub>DD</sub> /2,<br>V <sub>IN</sub> 50% point to V <sub>OUT</sub> 90% point (Note 2) |  |  |  |
| EMI Protection                                                                                                                                                                                                                                                                                        |                  |      |      |      |       |                                                                                                                                |  |  |  |
| EMI Rejection Ratio                                                                                                                                                                                                                                                                                   | EMIRR            | —    | 80   |      | dB    | V <sub>IN</sub> = 0.1 V <sub>PK</sub> , f = 400 MHz, V <sub>DD</sub> = 45V                                                     |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                  | —    | 95   | _    |       | V <sub>IN</sub> = 0.1 V <sub>PK</sub> , f = 900 MHz, V <sub>DD</sub> = 45V                                                     |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                  | _    | 108  | _    |       | V <sub>IN</sub> = 0.1 V <sub>PK</sub> , f = 1800 MHz, V <sub>DD</sub> = 45V                                                    |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                  | _    | 109  | _    |       | V <sub>IN</sub> = 0.1 V <sub>PK</sub> , f = 2400 MHz, V <sub>DD</sub> = 45V                                                    |  |  |  |
|                                                                                                                                                                                                                                                                                                       |                  | _    | 109  | —    |       | $V_{IN}$ = 0.1 $V_{PK}$ , f = 5600 MHz, $V_{DD}$ = 45V                                                                         |  |  |  |

Note 1: Behavior may vary with different gains; see Section 4.3.3 "Offset at Power-Up".

2: t<sub>STL</sub> and t<sub>ODR</sub> include some uncertainty due to clock edge timing.

## **TEMPERATURE SPECIFICATIONS**

| <b>Electrical Characteristics:</b> Unless otherwise indicated, all limits are specified for: $V_{DD}$ = +4.5V to +45V, $V_{SS}$ = GND. |                |      |      |      |       |            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|------|-------|------------|--|--|--|
| Parameters                                                                                                                             | Sym.           | Min. | Тур. | Max. | Units | Conditions |  |  |  |
| Temperature Ranges                                                                                                                     |                |      |      |      |       |            |  |  |  |
| Specified Temperature Range                                                                                                            | Τ <sub>Α</sub> | -40  | _    | +125 | °C    |            |  |  |  |
| Operating Temperature Range                                                                                                            | Τ <sub>Α</sub> | -40  | _    | +125 | °C    | (Note 1)   |  |  |  |
| Storage Temperature Range                                                                                                              |                | -65  | —    | +150 | °C    |            |  |  |  |
| Thermal Package Resistances                                                                                                            |                |      |      |      |       |            |  |  |  |
| Thermal Resistance, 8LD-MSOP                                                                                                           | $\theta_{JA}$  | _    | 206  | _    | °C/W  |            |  |  |  |
| Thermal Resistance, 5LD-SOT-23                                                                                                         | $\theta_{JA}$  |      | 115  |      | °C/W  |            |  |  |  |

Note 1: Operation must not cause  $T_J$  to exceed Maximum Junction Temperature specification (+150°C).

## 1.3 Timing Diagrams

The Timing Diagrams provide a depiction of the Amplifier Step Response specifications listed under the **AC Electrical Specifications** table.



FIGURE 1-1: Amplifier Start-Up.



FIGURE 1-2: Offset Correction Settling Time.



FIGURE 1-3:

Output Overdrive Recovery.

## 1.4 Test Circuits

The circuits used for most DC and AC tests are shown in Figure 1-4 and Figure 1-5. Lay the bypass capacitors out as discussed in Section 4.3.10 "Supply Bypassing and Filtering".  ${\sf R}_{\sf N}$  is equal to the parallel combination of  ${\sf R}_{\sf F}$  and  ${\sf R}_{\sf G}$  to minimize bias current effects.



**FIGURE 1-4:** AC and DC Test Circuit for Most Noninverting Gain Conditions.



FIGURE 1-5: AC and DC Test Circuit for Most Inverting Gain Conditions.

The circuit in **Figure 1-6** tests the input's dynamic behavior (i.e.,  $t_{STR}$ ,  $t_{STL}$  and  $t_{ODR}$ ). The potentiometer balances the resistor network (V<sub>OUT</sub> should equal V<sub>REF</sub> at DC). The op amp's Common Mode Input Voltage is V<sub>CM</sub> = V<sub>IN</sub>/3. The error at the input (V<sub>ERR</sub>) appears at V<sub>OUT</sub> with a noise gain of approx. 10 V/V.



**FIGURE 1-6:** Test Circuit for Dynamic Input Behavior.

NOTES:

## 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$ .

## 2.1 DC Input Precision



FIGURE 2-1:

Input Offset Voltage.









**FIGURE 2-4:** Input Offset Voltage vs. Output Voltage with  $V_{DD} = 4.5V$ .



**FIGURE 2-5:** Input Offset Voltage vs. Output Voltage with  $V_{DD} = 45V$ .







FIGURE 2-7: Input Offset Voltage vs. Common Mode Voltage with  $V_{DD} = 45V$ .





CMRR.



FIGURE 2-9: PSRR.







FIGURE 2-11: CMRR and PSRR vs. Ambient Temperature.



**FIGURE 2-12:** DC Open-Loop Gain vs. Ambient Temperature.



**FIGURE 2-13:** Input Bias and Offset Currents vs. Common Mode Input Voltage with  $T_A = +85^{\circ}C$ .



**FIGURE 2-14:** Input Bias and Offset Currents vs. Common Mode Input Voltage with  $T_A = +125^{\circ}$ C.



**FIGURE 2-15:** Input Bias and Offset Currents vs. Ambient Temperature with  $V_{DD} = 45V$ .



**FIGURE 2-16:** Input Bias Current vs. Input Voltage (Below  $V_{SS}$ ).

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$ .

### 2.2 Other DC Voltages and Currents



**FIGURE 2-17:** Input Common Mode Voltage Headroom (Range) vs. Ambient Temperature.



FIGURE 2-18: Output Voltage Headroom vs. Output Current.



FIGURE 2-19: Output Voltage Headroom vs. Ambient Temperature.



**FIGURE 2-20:** Output Voltage Headroom vs Temperature  $RL = 10 k\Omega$ .



**FIGURE 2-21:** Output Short Circuit Current vs. Power Supply Voltage.



FIGURE 2-22: Supply Voltage.

Supply Current vs. Power

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$ .

### 2.3 Frequency Response



FIGURE 2-23: Frequency.



**FIGURE 2-24:** Open-Loop Gain vs. Frequency with  $V_{DD} = 4.5V$ .



**FIGURE 2-25:** Open-Loop Gain vs. Frequency with  $V_{DD} = 45V$ .



**FIGURE 2-26:** Gain Bandwidth Product and Phase Margin vs. Ambient Temperature.



**FIGURE 2-27:** Gain Bandwidth Product and Phase Margin vs. Common Mode Input Voltage.



**FIGURE 2-28:** Closed-Loop Output Impedance vs. Frequency with  $V_{DD} = 4.5V$ .



**FIGURE 2-29:** Closed-Loop Output Impedance vs. Frequency with  $V_{DD} = 45V$ .



*FIGURE 2-30:* Maximum Output Voltage Swing vs. Frequency.



FIGURE 2-31:

EMIRR vs. Frequency.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$ .

#### 2.4 Input Noise



**FIGURE 2-32:** Input Noise Voltage Density and Integrated Input Noise Voltage vs. Frequency.



**FIGURE 2-33:** Input Noise vs. Time with 1 Hz and 10 Hz Filters and  $V_{DD} = 4.5V$ .



**FIGURE 2-34:** Input Noise vs. Time with 1 Hz and 10 Hz Filters and  $V_{DD}$  = 45V.

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$ ,  $V_{DD} = +4.5V$  to +45V,  $V_{SS} = GND$ ,  $V_{CM} = V_{DD}/3$ ,  $V_{OUT} = V_{DD}/2$ ,  $V_L = V_{DD}/2$ ,  $R_L = 10 \text{ k}\Omega$  to  $V_L$  and  $C_L = 100 \text{ pF}$ .

#### 2.5 Time Response



**FIGURE 2-35:** Input Offset Voltage vs. Time with Temperature Change.



**FIGURE 2-36:** Input Offset Voltage vs. Time at Power-Up.



FIGURE 2-37: The MCP6V51 Shows No Input Phase Reversal with Overdrive.



FIGURE 2-38: Noninverting Small Signal Step Response.



*FIGURE 2-39:* Noninverting Large Signal Step Response.



Response.

oninvening 40 v<sub>PP</sub> St



FIGURE 2-41: Inverting Small Signal Step Response.



FIGURE 2-42: Inverting Large Signal Step Response.



**FIGURE 2-43:** Inverting 40 V<sub>PP</sub> Step Response.



*FIGURE 2-44:* Slew Rate vs. Ambient Temperature.



**FIGURE 2-45:** Output Overdrive Recovery vs. Time with G = -10 V/V.



FIGURE 2-46: Output Overdrive Recovery Time vs. Inverting Gain.

NOTES:

## 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1.

| MCP6    | SV51    | Symbol            | Description                             |  |
|---------|---------|-------------------|-----------------------------------------|--|
| SOT23-5 | MSOP-8  | Symbol            | Description                             |  |
| 1       | 6       | V <sub>OUT</sub>  | Output                                  |  |
| 4       | 2       | V <sub>IN</sub> - | Inverting Input                         |  |
| 3       | 3       | V <sub>IN</sub> + | Noninverting Input                      |  |
| 2       | 4       | V <sub>SS</sub>   | Negative Power Supply                   |  |
| 5       | 7       | V <sub>DD</sub>   | Positive Power Supply                   |  |
| —       | 1, 5, 8 | NC                | Do not connect (no internal connection) |  |

#### TABLE 3-1: PIN FUNCTION TABLE

## 3.1 Analog Output

The analog output pins  $(\ensuremath{\mathsf{V}}_{\ensuremath{\mathsf{OUT}}})$  are low-impedance voltage sources.

### 3.2 Analog Inputs

The noninverting and inverting inputs (V<sub>IN</sub>+, V<sub>IN</sub>-, ...) are high-impedance CMOS inputs with low bias currents.

### 3.3 Power Supply Pins

The positive power supply (V<sub>DD</sub>) is 4.5V to 45V higher than the negative power supply (V<sub>SS</sub>). For normal operation, the other pins are between V<sub>SS</sub> and V<sub>DD</sub>.

Typically, these parts are used in a single (positive) supply configuration. In this case, Vss is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need bypass capacitors.

NOTES:

## 4.0 APPLICATIONS

The MCP6V51 is designed for precision applications with requirements for small packages and low power. Its wide supply voltage range and low quiescent current make the MCP6V51 devices ideal for industrial applications.

#### 4.1 Overview of Zero-Drift Operation

**Figure 4-1** shows a simplified diagram of the MCP6V51 zero-drift op amp. This diagram will be used to explain how slow voltage errors are reduced in this architecture (much better  $V_{OS}$ ,  $\Delta V_{OS}/\Delta T_A$  (TC<sub>1</sub>), CMRR, PSRR, A<sub>OL</sub> and 1/f noise).



FIGURE 4-1: Simplified Zero-Drift Op Amp Functional Diagram.

### 4.1.1 BUILDING BLOCKS

The Main Amplifier is designed for high gain and bandwidth, with a differential topology. Its main input pair (+ and - pins at the top left) is used for the higher frequency portion of the input signal. Its auxiliary input pair (+ and - pins at the bottom left) is used for the low-frequency portion of the input signal and corrects the op amp's input offset voltage. Both inputs are added together internally.

The Auxiliary Amplifier, Chopper Input Switches and Chopper Output Switches provide a high DC gain to the input signal. DC errors are modulated to higher frequencies, while white noise is modulated to low frequency.

The Low-Pass Filter reduces high-frequency content, including harmonics of the chopping clock.

The Output Buffer drives external loads at the  $V_{OUT}\,\text{pin}$  (V\_{REF} is an internal reference voltage).

The Oscillator runs at  $f_{OSC1}$  = 200 kHz. Its output is divided by two, to produce the chopping clock rate of  $f_{CHOP}$  = 100 kHz.

The internal Power-on Reset (POR) starts the part in a known good state, protecting against power supply brown-outs.

The Digital Control block controls switching and POR events.

#### 4.1.2 CHOPPING ACTION

**Figure 4-2** shows the amplifier connections for the first phase of the chopping clock and **Figure 4-3** shows the connections for the second phase. Its slow voltage errors alternate in polarity, making the average error small.



**FIGURE 4-2:** First Chopping Clock Phase; Equivalent Amplifier Diagram.



FIGURE 4-3: Second Chopping Clock Phase; Equivalent Amplifier Diagram.

#### 4.2 Other Functional Blocks

#### 4.2.1 INPUT PROTECTION

The MCP6V51 can be operated on a single supply voltage ranging from 4.5V to 45V, or in a split-supply application (+/-2.25V to +/- 22.5V). The input common-mode range extends below the negative rail,  $V_{CML} = V_{SS} - 0.3V$  at 25°C, while maintaining high CMRR (135 dB min. at 45V<sub>DD</sub>). The upper range of the input common-mode is limited to  $V_{CMH} = V_{DD} - 2.1V$ . To ensure proper operation, these  $V_{CM}$  limits, along with any potential overvoltage/current conditions as described in the following paragraphs, should be taken into consideration.

#### 4.2.1.1 Phase Reversal

The input devices are designed to not exhibit phase inversion when the input pins exceed the supply voltages. **Figure 2-37** shows an input voltage exceeding both supplies with no phase inversion.

#### 4.2.1.2 Input Voltage Limits

In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the voltages at the input pins (see Section 1.1, Absolute Maximum Ratings †). This requirement is independent of the current limits discussed later on.

The ESD protection on the inputs can be depicted as shown in **Figure 4-4**. This structure was chosen to protect the input transistors against many (but not all) overvoltage conditions and to minimize input bias current ( $I_B$ ).

The input ESD diodes clamp the inputs when they try to go more than one diode drop below  $V_{SS}$ . They also clamp any voltages well above  $V_{DD}$ ; their breakdown voltage is high enough to allow normal operation but not low enough to protect against slow overvoltage (beyond  $V_{DD}$ ) events. Very fast ESD events (that meet the specification) are limited so that damage can largely be prevented.



FIGURE 4-4: Simplified Analog Input ESD Structures.

In addition, the input is protected by a pair of back-toback diodes across the amplifier's inputs, which will limit the voltage that can develop across the inputs to about +/-1V.

In some applications, it may be necessary to prevent excessive voltages from reaching the op amp inputs; Figure 4-5 shows one approach of protecting these inputs.  $D_1$  and  $D_2$  may be small-signal silicon diodes, Schottky diodes for lower clamping voltages or diode-connected FETs for low leakage.



**FIGURE 4-5:** Protecting the Analog Inputs against High Voltages.

#### 4.2.1.3 Input Current Limits

In order to prevent damage and/or improper operation of these amplifiers, the circuit must limit the currents into the input pins (see Section 1.1, Absolute Maximum Ratings †). This requirement is independent of the voltage limits discussed previously.

**Figure 4-6** shows one approach to protecting these inputs. The  $R_1$  and  $R_2$  resistors limit the possible current in or out of the input pins (and into  $D_1$  and  $D_2$ ). Once the diode is forward biased, any current will flow into the V<sub>DD</sub> supply line.



FIGURE 4-6: Protecting the Analog Inputs Against High Currents.

It is also possible to connect the diodes to the left of the R<sub>1</sub> and R<sub>2</sub> resistors. In this case, the currents through the D<sub>1</sub> and D<sub>2</sub> diodes need to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) should be very small.

A significant amount of current can flow out of the inputs (through the ESD diodes) when the Common Mode Voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-16.

#### 4.2.2 INTEGRATED EMI FILTER

The MCP6V51 has an integrated low-pass filter in its inputs for the dedicated purpose of reducing any electromagnetic or RF interference (EMI, RFI). The onchip filter is designed as a 2nd-order RC low-pass, which sets a bandwidth limit of approximately 115 MHz and attenuates the high-frequency interference. Performance results of the MCP6V51's EMI rejection ratio (EMIRR) under various conditions can be seen in Figure 2-31 and Figure 2-33.

#### 4.2.3 RAIL-TO-RAIL OUTPUT

The Output Voltage Range of the MCP6V51 zero-drift op amps is typically  $V_{DD}$  - 100 mV, and  $V_{SS}$  + 50 mV when  $R_L$  = 10 k $\Omega$  is connected to  $V_{DD}/2$  and  $V_{DD}$  = 45V. Refer to **Figure 2-18**, **Figure 2-19** and **Figure 2-20** for more information.

#### 4.2.4 THERMAL SHUTDOWN

Under certain operating conditions, the MCP6V51 amplifier can be subjected to a rise of its die temperature above the specified maximum junction temperature of  $150^{\circ}$ C. To control possible overheating and damage, the MCP6V51 amplifier has internal thermal shutdown circuitry. Especially when operating with the maximum supply voltage of 45V, observe that the ambient temperature and/or the amplifier's output current are such that the junction temperature remains below the specified limit. To estimate the junction temperature (T<sub>J</sub>) consider these factors: the total power dissipation of the device (P<sub>D</sub>) and the ambient temperature at the device package (T<sub>A</sub>), and use **Equation 4-1** below.

### **EQUATION 4-1:**

Where:

 $T_{I} = P_{D} \times \theta_{IA} + T_{A}$ 

 θ<sub>JA</sub> = the thermal resistance between the die and the ambient environment, as shown in Temperature Specifications To derive the Power dissipation of the device, add the terms for the devices' quiescent power and the load power as shown in **Equation 4-2**:

#### **EQUATION 4-2:**

$$P_D = (V_{DD} - V_{SS}) \times I_Q + I_{OUT} \times (V_{DD} - V_{OUT})$$

This assumes that the device is sourcing the load current, i.e. current flowing from the V<sub>DD</sub> supply into the load. Use the term  $(I_{OUT} \times (V_{OUT} - V_{SS}))$  when the device is sinking current. Note that this simple example assumes a constant (DC) signal current flow.

The thermal shutdown circuitry activates as soon as the junction temperature reaches approximately +175°C causing the amplifier's output stage to be tristated (high-impedance) effectively disabling any output current flow. The amplifier will remain in this disabled state until the junction temperature has cooled down to approximately +160°C. At this point the thermal shutdown circuitry will enable the output stage of the MCP6V51 amplifier and the device will resume normal operation.

If a fault condition persists, for example the amplifier's output  $(V_{OUT})$  is shorted causing excessive output current, the thermal shutdown circuity may be triggered again and the previously described cycle repeats. This may continue until the fault condition is removed.

It should be noted that the thermal shutdown feature of the MCP6V51 does not guarantee that the device will remain undamaged when operated under stress conditions during which the device is placed into the shutdown mode.

## 4.3 Application Tips

#### 4.3.1 INPUT OFFSET VOLTAGE OVER TEMPERATURE

Table **DC Electrical Specifications** gives both the linear and quadratic temperature coefficients (TC<sub>1</sub> and TC<sub>2</sub>) of input offset voltage. The input offset voltage, at any temperature in the specified range, can be calculated as follows:

#### **EQUATION 4-3:**

$$V_{OS}(T_A) = V_{OS} + TC_1 \Delta T + TC_2 \Delta T^2$$

Where:

| $\Delta T$                        | = | T <sub>A</sub> – 25°C                  |
|-----------------------------------|---|----------------------------------------|
| V <sub>OS</sub> (T <sub>A</sub> ) | = | Input offset voltage at T <sub>A</sub> |
| V <sub>OS</sub>                   | = | Input offset voltage at +25°C          |
| TC <sub>1</sub>                   | = | Linear temperature coefficient         |
| TC <sub>2</sub>                   | = | Quadratic temperature coefficient      |

#### 4.3.2 DC GAIN PLOTS

**Figure 2-8**, **Figure 2-9** and **Figure 2-10** are histograms of the reciprocals (in units of  $\mu$ V/V) of CMRR, PSRR and A<sub>OL</sub>, respectively. They represent the change in Input Offset Voltage (V<sub>OS</sub>) with a change in Common Mode Input Voltage (V<sub>CM</sub>), Power Supply Voltage (V<sub>DD</sub>) and Output Voltage (V<sub>OUT</sub>).

The  $1/A_{OL}$  histogram is centered near 0  $\mu$ V/V because the measurements are dominated by the op amp's input noise. The negative values shown represent noise and tester limitations, *not* unstable behavior. Production tests make multiple V<sub>OS</sub> measurements, which validates an op amp's stability; an unstable part would show greater V<sub>OS</sub> variability or the output would stick at one of the supply rails.

#### 4.3.3 OFFSET AT POWER-UP

When these parts power up, the input offset ( $V_{OS}$ ) starts at its uncorrected value (usually less than ±5 mV). Circuits with high DC gain may cause the output to reach one of the two rails. In this case, the time to a valid output is delayed by an output overdrive time ( $t_{ODR}$ ), in addition to the start-up time ( $t_{STR}$ ).

To avoid this extended start-up time, reducing the gain is one method. Adding a capacitor across the feedback resistor ( $R_F$ ) is another method.

#### 4.3.4 SOURCE RESISTANCES

The input bias currents have two significant components: switching glitches that dominate at room temperature and below, and input ESD diode leakage currents that dominate at +85°C and above.

Make the resistances seen by the inputs small and equal. This minimizes the output offset voltage caused by the input bias currents.

The inputs should see a resistance on the order of  $10\Omega$  to  $1 k\Omega$  at high frequencies (i.e., above 1 MHz). This helps minimize the impact of switching glitches, which are very fast, on overall performance. In some cases, it may be necessary to add resistors in series with the inputs to achieve this improvement in performance.

Small input resistances may be needed for high gains. Without them, parasitic capacitances might cause positive feedback and instability.

#### 4.3.5 SOURCE CAPACITANCE

The capacitances seen by the two inputs should be small. Large input capacitances and source resistances, together with high gain, can lead to instability.

#### 4.3.6 CAPACITIVE LOADS

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. These zero-drift op amps have a different output impedance compared to standard linear op amps, due to their unique topology.

When driving a capacitive load with these op amps, a series resistor at the output ( $R_{ISO}$  in Figure 4-8) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.

**Figure 4-7** gives recommended  $R_{ISO}$  values for different capacitive loads and gains. The x-axis is the load capacitance ( $C_L$ ). The y-axis is the resistance ( $R_{ISO}$ ).

 $G_N$  is the circuit's noise gain. For non-inverting gains,  $G_N$  and the Signal Gain are equal. For inverting gains,  $G_N$  is 1+|Signal Gain| (e.g., -1 V/V gives  $G_N$  = +2 V/V).



**FIGURE 4-7:** Recommended R<sub>ISO</sub> Values for Capacitive Loads.

After selecting  $R_{ISO}$  for your circuit, double check the resulting frequency response peaking and step response overshoot. Modify the  $R_{ISO}$  value until the response is reasonable. Bench evaluation is helpful.

#### 4.3.7 STABILIZING OUTPUT LOADS

This family of zero-drift op amps has an output impedance (Figure 2-28 and Figure 2-29) that has a double zero when the gain is low. This can cause a large phase shift in feedback networks that have low-impedance near the part's cross-over frequency. This phase shift can cause stability problems.

**Figure 4-8** shows that the load on the output is  $(R_L + R_{ISO})||(R_F + R_G)$ , where  $R_{ISO}$  is before the load. This load needs to be large enough to maintain stability; it is recommended to design for a total load of 10 k $\Omega$ , or higher.



**FIGURE 4-8:** Output Resistor, R<sub>ISO</sub>, Stabilizes Capacitive Loads

#### 4.3.8 GAIN PEAKING

**Figure 4-9** shows an op amp circuit that represents noninverting amplifiers ( $V_M$  is a DC voltage and  $V_P$  is the input) or inverting amplifiers ( $V_P$  is a DC voltage and  $V_M$  is the input). The  $C_N$  and  $C_G$  capacitances represent the total capacitance at the input pins; they include the op amp's Common Mode Input Capacitance ( $C_{CM}$ ), board parasitic capacitance and any capacitor placed in parallel. The  $C_{FP}$  capacitance represents the parasitic capacitance coupling between the output and the non-inverting input pins.



## *FIGURE 4-9:* Amplifier with Parasitic Capacitance.

 $C_G$  acts in parallel with  $R_G$  (except for a gain of +1 V/V), which causes an increase in gain at high frequencies.  $C_G$  also reduces the phase margin of the feedback loop, which becomes less stable. This effect can be reduced by either reducing  $C_G$  or  $R_F || R_G$ .

 $C_N$  and  $R_N$  form a low-pass filter that affects the signal at V<sub>P</sub>. This filter has a single real pole at 1/( $2\pi R_N C_N$ ).

The largest value of R<sub>F</sub> that should be used depends on the noise gain (see G<sub>N</sub> in Section 4.3.6 "Capacitive Loads"), C<sub>G</sub> and the open-loop gain's phase shift. An approximate limit for R<sub>F</sub> is shown in Equation 4-4.

#### **EQUATION 4-4:**

$$R_F \le 10 \, k \varOmega \times \frac{3.5 \, pF}{C_G} \times G_N^2$$

Some applications may modify these values to reduce either output loading or gain peaking (step-response overshoot).

At high gains,  $R_N$  needs to be small, in order to prevent positive feedback and oscillations. Large  $C_N$  values can also help.

#### 4.3.9 REDUCING UNDESIRED NOISE AND SIGNALS

Reduce undesired noise and signals with:

- · Low bandwidth signal filters:
  - Minimize random analog noise
  - Reduce interfering signals
- · Good PCB layout techniques:
  - Minimize crosstalk
  - Minimize parasitic capacitances and inductances that interact with fast switching edges
- · Good power supply design:
  - Isolation from other parts
  - Filtering of interference on supply line(s)

## 4.3.10 SUPPLY BYPASSING AND FILTERING

With this operational amplifier, the power supply pins (only  $V_{DD}$  for single supply) should have a low-ESR ceramic bypass capacitor (i.e., 0.01  $\mu$ F to 0.1  $\mu$ F) within 2 mm of the pins for good high-frequency decoupling.

It is recommended to place a bulk capacitor (i.e.,  $1 \mu F$  or larger) within 100 mm of the device to provide large, slow currents. This bulk capacitor can be shared with other low-noise analog parts.

In some cases, high-frequency power supply noise (e.g., switched-mode power supplies) may cause undue intermodulation distortion, with a DC offset shift; this noise needs to be filtered. Adding a small resistor or ferrite bead into the supply connection can be helpful.

#### 4.3.11 PCB DESIGN FOR DC PRECISION

In order to achieve DC precision on the order of  $\pm 1 \mu$ V, many physical errors need to be minimized. The design of the Printed Circuit Board (PCB), the wiring and the thermal environment have a strong impact on the precision achieved. A poor PCB design can easily be more than 100 times worse than the MCP6V51 op amps' specifications.

#### 4.3.11.1 PCB Layout

Any time two dissimilar metals are joined together, a temperature-dependent voltage appears across the junction (the Seebeck or thermojunction effect). This effect is used in thermocouples to measure temperature. The following are examples of thermojunctions on a PCB:

- Components (resistors, op amps, ...) soldered to a copper pad
- Wires mechanically attached to the PCB
- Jumpers
- · Solder joints
- · PCB vias

Typical thermojunctions have temperature-to-voltage conversion coefficients of 1 to 100  $\mu$ V/°C (sometimes higher).

Microchip's AN1258 Application Note – "*Op Amp Precision Design: PCB Layout Techniques*" (DS01258) contains in-depth information on PCB layout techniques that minimize thermojunction effects. It also discusses other effects, such as crosstalk, impedances, mechanical stresses and humidity.

#### 4.3.11.2 Crosstalk

DC crosstalk causes offsets that appear as a larger input offset voltage. Common causes include:

- · Common mode noise (remote sensors)
- Ground loops (current return paths)
- · Power supply coupling

Interference from the mains (usually 50 Hz or 60 Hz) and other AC sources can also affect the DC performance. Nonlinear distortion can convert these signals to multiple tones, including a DC shift in voltage. When the signal is sampled by an ADC, these AC signals can also be aliased to DC, causing an apparent shift in offset.

To reduce interference:

- Keep traces and wires as short as possible
- Use shielding
- Use ground plane (at least a star ground)
- Place the input signal source near the DUT
- Use good PCB layout techniques
- Use a separate power supply filter (bypass capacitors) for these zero-drift op amps

#### 4.3.11.3 Miscellaneous Effects

Keep the resistances seen by the input pins as small and as near to equal as possible, to minimize bias current-related offsets.

Make the (trace) capacitances seen by the input pins small and equal. This is helpful in minimizing switching glitch-induced offset voltages.

Bending a coax cable with a radius that is too small causes a small voltage drop to appear on the center conductor (the triboelectric effect). Make sure the bending radius is large enough to keep the conductors and insulation in full contact.

Mechanical stresses can make some capacitor types (such as some ceramics) output small voltages. Use more appropriate capacitor types in the signal path and minimize mechanical stresses and vibration.

Humidity can cause electrochemical potential voltages to appear in a circuit. Proper PCB cleaning helps, as does the use of encapsulants.

### 4.4 Typical Applications

#### 4.4.1 LOW-SIDE CURRENT SENSE

The common-mode input range of the MCP6V51 typically extend 0.3V below ground (V<sub>SS</sub>), which makes this amplifier a good choice for Low-side current sense application especially where operation on higher supply voltages is required. One such example is shown in **Figure 4-10**. Here, the load current (I<sub>L</sub>) ranges from 0A to 1.5A, which results in an voltage drop across the shunt resistor of 0 to 75 mV. The gain on the MCP6V51 is set to 201 V/V, which gives an output voltage range of about 0V to +15V.



*FIGURE 4-10:* Low-Side Current Sense for 1.5A Max Load Current.

This circuit example can be adapted to a wide range of similar applications:

- for V<sub>DD</sub> voltages from 4.5V up to 45V
- adjusting the shunt resistor and/or gain for higher or lower load currents.

Because the MCP6V51 has a very low offset drift and virtually no 1/f noise, very small shunt resistor values can be selected, which helps in mediating the heating and size problems that may arise in such applications.

#### 4.4.2 WHEATSTONE BRIDGE

Many sensors are configured as Wheatstone bridges. Strain gages and pressure sensors are two common examples. These signals can be small and the common mode noise large. Amplifier designs with high differential gain are desirable.

**Figure 4-11** shows how to interface to a Wheatstone bridge with a minimum of components. Because the circuit is not symmetric, the ADC input is single-ended and there is a minimum of filtering; the CMRR is good enough for moderate common mode noise.





**Figure 4-13** shows a higher performance circuit for a Wheatstone bridge signal conditioning design. This example offers a symmetric, high impedance load to the bridge with superior CMRR performance. It maintains this high CMRR by driving the signal differentially into the ADC.



FIGURE 4-12: Highe

Higher Performance Design.

#### 4.4.3 RTD SENSOR

The ratiometric circuit in **Figure 4-13** conditions a two-wire RTD for applications with a limited temperature range. U<sub>1</sub> acts as a difference amplifier, with a low-frequency pole. The sensor's wiring resistance ( $R_W$ ) is corrected in firmware. Failure (open) of the RTD is detected by an out-of-range voltage.



FIGURE 4-13: RTD Sensor.

## 5.0 DESIGN AIDS

Microchip provides the basic design aids needed for the MCP6V51 op amp.

## 5.1 Microchip Advanced Part Selector (MAPS)

MAPS is a software tool that helps efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip web site at www.microchip.com/maps, MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool, a customer can define a filter to sort features for a parametric search of devices and export side-by-side technical comparison reports. Helpful links are also provided for data sheets, purchase and sampling of Microchip parts.

### 5.2 Analog Demonstration and Evaluation Boards

Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help customers achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/ analog tools.

Some boards that are especially useful are:

- MCP6V01 Thermocouple Auto-Zeroed Reference Design (P/N MCP6V01RD-TCPL)
- MCP6XXX Amplifier Evaluation Board 1 (P/N DS51667)
- MCP6XXX Amplifier Evaluation Board 2 (P/N DS51668)
- MCP6XXX Amplifier Evaluation Board 3 (P/N DS51673)
- MCP6XXX Amplifier Evaluation Board 4 (P/N DS51681)
- Active Filter Demo Board Kit (P/N DS51614)
- 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board (P/N SOIC8EV)
- 14-Pin SOIC/TSSOP/DIP Evaluation Board (P/N SOIC14EV)

## 5.3 Application Notes

The following Microchip Application Notes are available on the Microchip web site at www.microchip. com/appnotes and are recommended as supplemental reference resources.

- ADN003 Application Note "Select the Right Operational Amplifier for your Filtering Circuits" (DS21821)
- AN722 Application Note "Operational Amplifier Topologies and DC Specifications" (DS00722)
- AN723 Application Note "Operational Amplifier AC Specifications and Applications" (DS00723)
- AN884 Application Note "Driving Capacitive Loads With Op Amps" (DS00884)
- AN990 Application Note "Analog Sensor Conditioning Circuits - An Overview" (DS00990)
- AN1177 Application Note "Op Amp Precision Design: DC Errors" (DS01177)
- AN1228 Application Note "Op Amp Precision Design: Random Noise" (DS01228)
- AN1258 Application Note "Op Amp Precision Design: PCB Layout Techniques" (DS01258)

NOTES:

## 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |  |  |  |  |  |
|--------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Note:  |                                          |                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |

## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]







Microchip Technology Drawing C04-091-OT Rev E Sheet 1 of 2

## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



SHEET 1

|                          | MILLIMETERS      |          |          |      |  |  |
|--------------------------|------------------|----------|----------|------|--|--|
| Dimension                | Dimension Limits |          |          |      |  |  |
| Number of Pins           | N                |          | 5        |      |  |  |
| Pitch                    | е                |          | 0.95 BSC |      |  |  |
| Outside lead pitch       | e1               |          | 1.90 BSC |      |  |  |
| Overall Height           | A                | 0.90     | -        | 1.45 |  |  |
| Molded Package Thickness | A2               | 0.89     | -        | 1.30 |  |  |
| Standoff                 | A1               | -        | -        | 0.15 |  |  |
| Overall Width            | E                | 2.80 BSC |          |      |  |  |
| Molded Package Width     | E1               |          | 1.60 BSC |      |  |  |
| Overall Length           | D                |          | 2.90 BSC |      |  |  |
| Foot Length              | L                | 0.30     | -        | 0.60 |  |  |
| Footprint                | L1               |          | 0.60 REF |      |  |  |
| Foot Angle               | φ                | 0°       | -        | 10°  |  |  |
| Lead Thickness           | С                | 0.08     | -        | 0.26 |  |  |
| Lead Width               | b                | 0.20     | -        | 0.51 |  |  |

Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-091-OT Rev E Sheet 2 of 2

## 5-Lead Plastic Small Outline Transistor (OT) [SOT23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                         | MILLIMETERS   |      |          |      |  |
|-------------------------|---------------|------|----------|------|--|
| Dimension               | Limits        | MIN  | NOM      | MAX  |  |
| Contact Pitch           | ntact Pitch E |      | 0.95 BSC |      |  |
| Contact Pad Spacing     | С             |      | 2.80     |      |  |
| Contact Pad Width (X5)  | Х             |      |          | 0.60 |  |
| Contact Pad Length (X5) | Y             |      |          | 1.10 |  |
| Distance Between Pads   | G             | 1.70 |          |      |  |
| Distance Between Pads   | GX            | 0.35 |          |      |  |
| Overall Width           | Z             |      |          | 3.90 |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2091B [OT]

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-111C Sheet 1 of 2

#### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



DETAIL C

|                          | MILLIMETERS |          |      |      |  |
|--------------------------|-------------|----------|------|------|--|
| Dimension Limits         |             | MIN      | NOM  | MAX  |  |
| Number of Pins           | N           |          | 8    |      |  |
| Pitch                    | е           | 0.65 BSC |      |      |  |
| Overall Height           | A           | -        | -    | 1.10 |  |
| Molded Package Thickness | A2          | 0.75     | 0.85 | 0.95 |  |
| Standoff                 | A1          | 0.00     | -    | 0.15 |  |
| Overall Width            | E           | 4.90 BSC |      |      |  |
| Molded Package Width     | E1          | 3.00 BSC |      |      |  |
| Overall Length           | D           | 3.00 BSC |      |      |  |
| Foot Length              | L           | 0.40     | 0.60 | 0.80 |  |
| Footprint                | L1          | 0.95 REF |      |      |  |
| Foot Angle               | φ           | 0°       | -    | 8°   |  |
| Lead Thickness           | С           | 0.08     | -    | 0.23 |  |
| Lead Width               | b           | 0.22     | -    | 0.40 |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or

protrusions shall not exceed 0.15mm per side.

Dimensioning and tolerancing per ASME Y14.5M.
BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-111C Sheet 2 of 2

### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



### **RECOMMENDED LAND PATTERN**

|                         | Units            | MILLIMETERS |      |      |  |
|-------------------------|------------------|-------------|------|------|--|
| Dimensio                | Dimension Limits |             | NOM  | MAX  |  |
| Contact Pitch           | E                | 0.65 BSC    |      |      |  |
| Contact Pad Spacing     | С                |             | 4.40 |      |  |
| Overall Width           | Z                |             |      | 5.85 |  |
| Contact Pad Width (X8)  | X1               |             |      | 0.45 |  |
| Contact Pad Length (X8) | Y1               |             |      | 1.45 |  |
| Distance Between Pads   | G1               | 2.95        |      |      |  |
| Distance Between Pads   | GX               | 0.20        |      |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2111A

NOTES:

## APPENDIX A: REVISION HISTORY

## **Revision A (December 2018)**

· Initial release of this document

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                 |                                         | ×                                                    | <u>/xx</u>      | Ex | amples:                                              |                                                                                                                                                          |
|--------------------------|-----------------------------------------|------------------------------------------------------|-----------------|----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                   | Tape and Reel<br>Option                 | Temperature<br>Range                                 | Package         | a) | MCP6V51T-E/OT:                                       | 5-Lead SOT-23 package,<br>Tape and Reel                                                                                                                  |
|                          | ·                                       | -                                                    |                 | b) | MCP6V51-E/MS:                                        | 8-Lead MSOP package                                                                                                                                      |
| Device:                  | MCP6V51: 45V, 2 MHz                     | Zero-Drift Op Amp wit                                | h EMI Filtering | c) | MCP6V51T-E/MS:                                       | 8-Lead MSOP package,<br>Tape and Reel                                                                                                                    |
| Tape and Reel<br>Option: | Blank = Standard par<br>T = Tape and Re | ckaging (tube or tray)<br>eel <sup>(1)</sup>         |                 | No |                                                      | l identifier only appears in the                                                                                                                         |
| Temperature<br>Range:    | E = -40°C to +1                         | 25°C (Extended)                                      |                 |    | identifier is us<br>not printed on<br>with your Micr | umber description. This<br>ed for ordering purposes and is<br>the device package. Check<br>ochip Sales Office for package<br>h the Tape and Reel option. |
| Package:                 |                                         | astic Small Outline Tran<br>astic Micro Small Outlir |                 |    | , .                                                  |                                                                                                                                                          |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3968-4



## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Fax: 43-7242-2244-393

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

Germany - Haan Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820